Maxim MAX12527 D0B, D1B, D2B, D3B, D4B, D5B, D6B, D7B, D8B, D9B, Dorb, D0A, D1A, D2A, D3A, D4A

Page 13

Dual, 65Msps, 12-Bit, IF/Baseband ADC

 

 

 

 

Pin Description (continued)

 

 

 

 

 

PIN

NAME

 

FUNCTION

 

 

 

 

 

30

D0B

Channel B CMOS Digital Output, Bit 0 (LSB)

 

 

 

 

 

31

D1B

Channel B CMOS Digital Output, Bit 1

 

 

 

 

 

32

D2B

Channel B CMOS Digital Output, Bit 2

 

 

 

 

 

33

D3B

Channel B CMOS Digital Output, Bit 3

34

D4B

Channel B CMOS Digital Output, Bit 4

 

 

 

 

 

35

D5B

Channel B CMOS Digital Output, Bit 5

 

 

 

 

 

36

D6B

Channel B CMOS Digital Output, Bit 6

 

 

 

 

 

37

D7B

Channel B CMOS Digital Output, Bit 7

 

 

 

 

 

38

D8B

Channel B CMOS Digital Output, Bit 8

39

D9B

Channel B CMOS Digital Output, Bit 9

 

 

 

 

 

40

D10B

Channel B CMOS Digital Output, Bit 10

 

 

 

 

 

41

D11B

Channel B CMOS Digital Output, Bit 11 (MSB)

 

 

 

 

 

 

 

Channel B Data Out-of-Range Indicator. The DORB digital output indicates when the channel B analog

42

DORB

input voltage is out of range.

DORB = 1: Digital outputs exceed full-scale range.

 

 

 

 

DORB = 0: Digital outputs are within full-scale range.

 

 

 

 

 

 

 

Data-Valid Digital Output. The rising edge of DAV indicates that data is present on the digital outputs.

44

DAV

The MAX12527 evaluation kit (MAX12557 EV kit) utilizes DAV to latch data into any external back-end

 

 

digital logic.

47

D0A

Channel A CMOS Digital Output, Bit 0 (LSB)

 

 

 

 

 

48

D1A

Channel A CMOS Digital Output, Bit 1

49

D2A

Channel A CMOS Digital Output, Bit 2

 

 

 

 

 

50

D3A

Channel A CMOS Digital Output, Bit 3

51

D4A

Channel A CMOS Digital Output, Bit 4

 

 

 

 

 

52

D5A

Channel A CMOS Digital Output, Bit 5

 

 

 

 

 

53

D6A

Channel A CMOS Digital Output, Bit 6

 

 

 

 

 

54

D7A

Channel A CMOS Digital Output, Bit 7

 

 

 

 

 

55

D8A

Channel A CMOS Digital Output, Bit 8

 

 

 

 

 

56

D9A

Channel A CMOS Digital Output, Bit 9

57

D10A

Channel A CMOS Digital Output, Bit 10

 

 

 

 

 

58

D11A

Channel A CMOS Digital Output, Bit 11 (MSB)

 

 

 

 

 

 

 

Channel A Data Out-of-Range Indicator. The DORA digital output indicates when the channel A analog

59

DORA

input voltage is out of range.

DORA = 1: Digital outputs exceed full-scale range.

 

 

 

 

DORA = 0: Digital outputs are within full-scale range.

 

 

Output Format Select Digital Input.

64

G/T

G/T = GND: Two’s-complement output format selected.

 

 

G/T = OVDD: Gray-code output format selected.

 

 

Power-Down Digital Input.

65

PD

PD = GND: ADCs are fully operational.

 

 

PD = OVDD: ADCs are powered down.

MAX12527

______________________________________________________________________________________ 13

Image 13
Contents General Description FeaturesApplications Ordering InformationDynamic Characteristics differential inputs Parameter Symbol Conditions MIN TYP MAX Units DC AccuracyAnalog Input INAP, INAN, INBP, Inbn Conversion RateParameter Symbol Conditions MIN TYP MAX Units Internal Reference Refout Interchannel CharacteristicsVcom Clock Inputs CLKP, Clkn Parameter Symbol Conditions MIN TYPDigital Inputs DIFFCLK/ SECLK, G/ T, PD, DIV2, DIV4 Digital Outputs D0A-D11A, D0B-D11B, DORA, DORB, DAVD0A-D11A, Dora Power RequirementsOvdd DIFFCLK/SECLK = GNDTiming Characteristics Figure Typical Operating CharacteristicsFFT Plot 16,384-POINT Data Record FFT Plot 32,768-POINT Data RecordMAX12527 THD, Sfdr vs. Clock Speed fIN = 70MHz, AIN = -0.5dBFS FIN = 70MHz, AIN = -0.5dBFS FCLK = 65.00352MHz, fIN = 175MHz THD, Sfdr vs. Clock Duty Cycle FIN = 70MHz, AIN = -0.5dBFS SNR, Sinad vs. Temperature fIN = 175MHz, AIN = -0.5dBFS PIN Name Function Pin DescriptionSame side of the PC board D1B D0BD2B D3BShref Detailed DescriptionRefout RefinFunctional Diagram Reference Mode Reference ConfigurationsAnalog Inputs and Input Track-and-Hold T/H Amplifier Reference OutputClock Input and Clock Control Lines Clock Duty-Cycle EqualizerDIV4 DIV2 Function System Timing RequirementsD11A-D0A Equivalent BinaryDOR D11A-D0A D11B-D0B CODE10Vrefp Vrefn Power-Down InputBinary-to-Gray and Gray-to-Binary Code Conversion Single-Ended AC-Coupled Input Signal Using Transformer CouplingApplications Information Unbuffered External Reference Drives Multiple ADCs Buffered External Reference Drives Multiple ADCsMAX12527 Grounding, Bypassing, and Board LayoutParameter Definitions Full-Power Bandwidth Aperture DelayOverdrive Recovery Time Total Harmonic Distortion THDGain Matching Pin ConfigurationOffset Matching 68L QFN THIN.EPS Package Information