CY14B101Q1
CY14B101Q2
PRELIMINARYCY14B101Q3
1 Mbit (128K x 8) Serial SPI nvSRAM
Features
■1 Mbit NonVolatile SRAM
❐Internally organized as 128K x 8
❐STORE to QuantumTrap® nonvolatile elements initiated au- tomatically on power down (AutoStore®) or by user using HSB pin (Hardware Store) or SPI instruction (Software Store)
❐RECALL to SRAM initiated on power up (Power Up Recall®) or by SPI Instruction (Software RECALL)
❐Automatic STORE on power down with a small capacitor
■High Reliability
❐Infinite Read, Write, and RECALLl cycles
❐200,000 STORE cycles to QuantumTrap
❐Data Retention: 20 Years
■High Speed Serial Peripheral Interface (SPI)
❐40 MHz Clock rate
❐Supports SPI Modes 0 (0,0) and 3 (1,1)
■Write Protection
❐Hardware Protection using Write Protect (WP) Pin
❐Software Protection using Write Disable Instruction
❐Software Block Protection for 1/4,1/2, or entire Array
■Low Power Consumption
❐Single 3V +20%,
❐Average Vcc current of 10 mA at 40 MHz operation
■Industry Standard Configurations
❐Commercial and industrial temperatures
❐CY14B101Q1 has identical pin configuration to industry stan- dard
❐
❐RoHS compliant
Functional Overview
The Cypress CY14B101Q1/CY14B101Q2/CY14B101Q3 combines a 1 Mbit nonvolatile static RAM with a nonvolatile element in each memory cell. The memory is organized as 128K words of 8 bits each. The embedded nonvolatile elements incor- porate the QuantumTrap technology, creating the world’s most reliable nonvolatile memory. The SRAM provides infinite read and write cycles, while the QuantumTrap cell provides highly reliable nonvolatile storage of data. Data transfers from SRAM to the nonvolatile elements (STORE operation) takes place automatically at power down. On power up, data is restored to the SRAM from the nonvolatile memory (RECALL operation). Both STORE and RECALL operations can also be triggered by the user.
Logic Block Diagram |
|
|
|
| VCC | VCAP |
|
CS |
|
| Quantum Trap | Power Control |
| ||
Instruction decode | 128K X 8 |
|
|
| |||
WP |
|
|
|
|
| ||
Write protect |
|
|
|
|
|
| |
SCK | Control logic |
| SRAM ARRAY | STORE | STORE/RECALL | HSB | |
HOLD |
|
|
| Control | |||
|
| 128K X 8 | RECALL |
|
| ||
|
|
|
|
|
| ||
| Instruction |
|
|
|
|
| |
| register |
|
|
|
|
|
|
| Address |
|
|
|
|
| |
|
|
|
|
|
|
| |
| Decoder |
|
|
|
|
|
|
SI |
|
| Data I/O register |
|
|
| SO |
|
|
| Status register |
|
|
|
|
Cypress Semiconductor Corporation • 198 Champion Court | • | San Jose, CA | • | |
Document #: |
| Revised February 2, 2009 |
[+] Feedback