CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Features
Configurations
Functional Description
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Logic Block Diagram CY7C1516KV18
Logic Block Diagram CY7C1527KV18
+ Feedback
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Logic Block Diagram CY7C1518KV18
Logic Block Diagram CY7C1520KV18
+ Feedback
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Pin Configuration
165-Ball FBGA 13 x 15 x 1.4 mm Pinout
165-Ball FBGA 13 x 15 x 1.4 mm Pinout
Pin Configuration continued
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Pin Definitions
CY7C1518KV18, CY7C1520KV18
CY7C1516KV18, CY7C1527KV18
CY7C1516KV18, CY7C1527KV18
CY7C1518KV18, CY7C1520KV18
Pin Definitions continued
Read Operations
Single Clock Mode
Functional Overview
Write Operations
Echo Clocks
Application Example
Programmable Impedance
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Burst Address Table
Write Cycle Descriptions
Truth Table
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Write Cycle Descriptions
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Write Cycle Descriptions
Test Mode Select TMS
Disabling the JTAG Feature
Test Access Port-Test Clock
Performing a TAP Reset
SAMPLE/PRELOAD
IDCODE
SAMPLE Z
BYPASS
Page 14 of
TAP Controller State Diagram
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
TAP Controller Block Diagram
TAP Electrical Characteristics
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
TAP AC Switching Characteristics
TAP Timing and Test Conditions
Instruction Codes
Identification Register Definitions
Scan Register Sizes
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Boundary Scan Order
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
PLL Constraints
Power Up Sequence in DDR-II SRAM
Power Up Sequence
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Maximum Ratings
Electrical Characteristics
DC Electrical Characteristics
Operating Range
DC Electrical Characteristics
Electrical Characteristics continued
AC Electrical Characteristics
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Capacitance
Thermal Resistance
Package
Parameter
Switching Characteristics
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Switching Characteristics continued
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
READ
Switching Waveforms
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
+ Feedback
Ordering Information
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Ordering Information continued
Diagram
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Speed
Ordering Information continued
Diagram
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
Speed
Figure 6. 165-Ball FBGA 13 x 15 x 1.4 mm
Package Diagram
CY7C1516KV18, CY7C1527KV18 CY7C1518KV18, CY7C1520KV18
+ Feedback
Document History Page
Sales, Solutions, and Legal Information
PSoC Solutions
Worldwide Sales and Design Support