Cypress manual 4. 16-Bit Free Running Counter Loading Timing Diagram, CY7C601xx, CY7C602xx

Models: CY7C601xx CY7C602xx

1 68
Download 68 pages 62.39 Kb
Page 53
Image 53
Figure 18-4. 16-Bit Free Running Counter Loading Timing Diagram

CY7C601xx, CY7C602xx

Figure 18-4. 16-Bit Free Running Counter Loading Timing Diagram

clk_sys

write

valid

addr

write dataFigure 18-5. Memory Mapped Registers Read and Write Timing DiagramManual background

FRT reload Manual background ready Manual background

Clk Timer

12b Prog Timer

12b reload

interrupt

12-bit programmable timer load timing

Capture timer

clk

16b free running

counter load

16b free

00A0 00A1 00A2 00A3 00A4 00A5 00A6 00A7 00A8 00A9 00AB 00AC 00AD 00AE 00AF 00B0 00B1 00B2 ACBE ACBF ACC0

running counter

 

16-bit free running counter loading timing

Figure 18-5. Memory Mapped Registers Read and Write Timing Diagram

clk_sys

rd_wrn

Valid

Addr

rdata

wdata

Memory mapped registers Read/Write timing diagram

Document 38-16016 Rev. *E

Page 53 of 68

[+] Feedback

Page 53
Image 53
Cypress manual 4. 16-Bit Free Running Counter Loading Timing Diagram, CY7C601xx, CY7C602xx, + Feedback