uPSD3212A, uPSD3212C, uPSD3212CV
154/163
Figure 82. ISC TimingTable 141. ISC Timing (5V Devices)
Note: 1. For non-PLD Programming, Erase or in ISC By-pass Mod e.
2. For Program or Erase PLD only.
Symbol Parameter Conditions Min Max Unit
tISCCF Clock (TCK, PC1) Frequency (except for PLD) (Note 1) 20 MHz
tISCCH Clock (TCK, PC1) High Time (except for PLD) (Note 1) 23 ns
tISCCL Clock (TCK, PC1) Low Time (except for PLD) (Note 1) 23 ns
tISCCFP Clock (TCK, PC1) Frequency (PLD only) (Note 2) 2MHz
tISCCHP Clock (TCK, PC1) High Time (PLD only) (Note 2) 240 ns
tISCCLP Clock (TCK, PC1) Low Time (PLD only) (Note 2) 240 ns
tISCPSU ISC Port Set Up Time 7 ns
tISCPH ISC Port Hold Up Time 5 ns
tISCPCO ISC Port Clock to Output 21 ns
tISCPZV ISC Port High-Impedance to Valid Output 21 ns
tISCPVZ ISC Port Valid Output to High-Impedance 21 ns
ISCCH
TCK
TDI/TMS
ISC OUTPUTS/TDO
ISC OUTPUTS/TDO
t
ISCCL
t
ISCPH
t
ISCPSU
t
ISCPVZ
t
ISCPZV
t
ISCPCO
t
AI02865