12 | Vega’s |
6.4 System Clock Generation
The system clock is derived from a single 32.7680MHz Crystal Oscillator (Y1). The ADSP2189 DSP (U1) processor uses this clock to generate a 65.536MHz internal instruction clock rate. The system clock is routed to the Altera EPM7032AE44 PLD (U5) and divided into the signals necessary for audio processing. These signals include the MCLK (2.048MHz), SCLK (512kHz), LRCLK (8kHz) and FS (16kHz frame sync). Another signal generate by the PLD is B0
6.5 Non-Volatile Memory (EEPROM)
All the system configuration and parameter storage is maintained in the
6.6 User I/O
The Keypad and Seven Segment display are the main components to the User I/O scheme. The DSP controls the I/O with a series of register and latches (U22, U23, U26, U27, U28, U16). Chip Selects originate from the DSP, but are modified to their usable state by the PLD. The Chip selects are
6.7 Clone Mode Serial Port
The
6.8 Power Regulation and Reset Control
Input power is a 12Vdc wall mount regulator. The input connector (J35) is a center positive, 2.5mm jack. It is connected to protection circuitry consisting of a fuse and dual diodes used to protect the source if auxiliary power is connected to J36. The system DC power requirements are 3.3V and 2.5V(U8) for the DSP and 5V(U6), 10V(U7) for the analog circuitry.