Intel 82540EP manual PCI Bus Interface Timing Parameters

Page 29

Networking Silicon — 82540EP

4.5.1.2PCI Bus Interface Timing

Table 15. PCI Bus Interface Timing Parameters

Symbol

Parameter

PCI 66MHz

PCI 33 MHz

Units

 

 

 

 

 

 

Min

Max

Min

Max

 

 

 

 

 

 

 

 

TVAL

CLK to signal valid delay: bussed

2

6

2

11

ns

signals

 

 

 

 

 

 

 

 

 

 

 

 

 

TVAL(ptp)

CLK to signal valid delay: point-

2

6

2

12

ns

to-point signals

 

 

 

 

 

 

 

 

 

 

 

 

 

TON

Float to active delay

2

 

2

 

ns

 

 

 

 

 

 

 

TOFF

Active to float delay

 

14

 

28

ns

 

 

 

 

 

 

 

TSU

Input setup time to CLK: bussed

3

 

7

 

ns

signals

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TSU(ptp)

Input setup time to CLK: point-to-

5

 

10, 12

 

ns

point signals

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

TH

Input hold time from CLK

0

 

0

 

ns

 

 

 

 

 

 

 

TRRSU

REQ64# to RST# setup time

10*TCYC

 

10*TCYC

 

ns

 

 

 

 

 

 

 

TRRH

RST# to REQ64# hold time

0

 

0

 

ns

 

 

 

 

 

 

 

NOTES:

1.Output timing measurements are as shown.

2.REQ# and GNT# signals are point-to-point and have different output valid delay and input setup times than bussed signals. GNT# has a setup of 10 ns; REQ# has a setup of 12 ns. All other signals are bussed.

3.Input timing measurements are as shown.

Figure 3. PCI Bus Interface Output Timing Measurement

PCI_CLK

Output

Delay

Tri-State Output

VTH

VTEST

VTL

VTEST

VSTEP (3.3V Signalling)

output current leakage current

TON

TOFF

Datasheet

23

Image 29
Contents Revision April 82540EP Gigabit Ethernet ControllerDatasheet Date Revision 82540EP Networking Silicon Contents 82540EP Networking Silicon Introduction TX MAC MdioRX MAC Acpi LEDProduct Code Document ScopeReference Documents 82540EP Networking Silicon MAC Specific Features PCI FeaturesFeatures Benefits Application flexibility for LAN on MotherboardHostOffloading PHY Specific FeaturesA server management processor Manageability FeaturesTechnology Features Additional Device FeaturesPCI Address, Data and Control Signals Signal Type DefinitionsSymbol Type Name and Function PCI Bus InterfaceFRAME# STS PARIRDY# STS TRDY# STSInterrupt Signal Arbitration SignalsSystem Signals Error Reporting SignalsPower Management Signals Eeprom and Serial Flash Interface SignalsImpedance Compensation Signals SMB SignalsOther Signals Miscellaneous SignalsLED Signals XTAL2 AnalogXTAL1 Power Supply Connections Test Interface SignalsDigital Supplies Analog SuppliesGround and No Connects Control SignalsGND CTRL15Recommended Operating Conditions Absolute Maximum RatingsAbsolute Maximum Ratingsa Recommended Operating Conditions a Sheet 1DC Characteristics DC SpecificationsPower Specifications D0a Recommended Operating Conditions a Sheet 2Power Specifications Complete Subsystem Power Specifications D3coldPower Specifications Dr Uninitialized = V SS O CharacteristicsSymbol Parameter Condition Min Typ Max AC Characteristics Symbol Parameter a PCI 66 MHz PCI 33 MHz Units Min Max Timing Specifications PCI Bus InterfacePCI Bus Interface Clock Parameters TcycPCI Bus Interface Timing Parameters Symbol Parameter PCI 66MHz PCI 33 MHz Units Min MaxPCI Bus Interface Timing Measurement Conditions Symbol Parameter PCI 66 MHz UnitVTH VTLInch max Point 50 pF PinInch max Point 1kΩ 10 pF Rise and Fall Times Link Interface TimingEeprom Interface 82540EP Product Name Device IdentificationYyww Date CodePackage Information DatasheetThermal Characteristics Thermal SpecificationsSymbol Parameter Value at specified airflow m/s Units Thermal resistance, junction-to-ambientPinout Information Impedance Compensation Signals Power Management SignalsSMB Signals Eeprom and Serial Flash Interface SignalsTest Interface Signals PHY SignalsDigital Power Signals Analog Power SignalsSignal Names in Pin Order Sheet 1 Grounds and No Connect SignalsSignal Name Pin Lanpwrgood SmbclkRST# SMBALRT# Signal Names in Pin Order Sheet 2M66EN REQ# CBE3# CLKRUN# Smbdata GNDCLK VIO TRDY# Zpcomp Signal Names in Pin Order Sheet 3IRDY# FRAME# CBE2# GND PAR PERR# GNT# Signal Names in Pin Order Sheet 4STOP# INTA# DEVSEL# Zncomp CBE0# PCIAD5 GND PCIAD1 Clkview FLCE# Eesk Signal Names in Pin Order Sheet 5CBE1# PCIAD9 PCIAD7 PCIAD4 Signal Names in Pin Order Sheet 6PCIAD8 PCIAD6 PCIAD3 PCIAD2 Eecs GND Flso Eedi Vddo P12C D E F G H J K L M N P Visual Pin Reference