www.ti.com
Using the DDR2 Memory Controller
Figure 19. Connecting to Two 8-Bit DDR2 SDRAM Devices
DDR_CLK
DDR_CLK
DDR2 DDR_CKE memory DDR_CS
controller DDR_WE DDR_RAS DDR_CAS DDR_DQM0 DDR_DQS0 DDR_DQS0
DDR_BA[2:0]
DDR_A[13:0]
DDR_D[7:0]
DDR_DQM1
DDR_DQS1
DDR_DQS1
DDR_D[15:8]
DDR_ODT0
DDR_ODT1
DDR_VREF
DDR_DQGATE0(A)
DDR_DQGATE1(A)
DDR_DQGATE2(A)
DDR_DQGATE3(A)
VREF |
CK
CK
CKE
CS
WE
RAS DDR2
CAS memory x8−bit
DM
DQS
DQS
RDQS
RDQS
BA[2:0]
A[13:0]
DQ[7:0]
ODT
VREF
CK
CK
CKE
CS
WE
RAS DDR2
CAS memory x8−bit
DM
DQS
DQS
RDQS
RDQS
BA[2:0]
A[13:0]
DQ[7:0]
ODT
VREF
AThese pins are used as a timing reference during memory reads. For routing rules, see the
32 | DSP DDR2 Memory Controller | SPRUEK5A |
|
| Submit Documentation Feedback |