Texas Instruments PCI445X manual Global Reset Only Bits/PME Context Bits

Page 34

Global Reset Only Bits/PME Context Bits

A.1 Global Reset Only Bits/PME Context Bits

Table A±1.Global Reset Only Cleared Bits

 

Register Name

Space

Offset

Bit

 

 

 

 

 

 

 

Subsystem IDs

PCI

40h

31±0

 

 

 

 

 

 

 

PC card 16-bit legacy mode base address

PCI

44h

31±1

 

 

 

 

 

 

 

System control

PCI

80h

31±29, 27±24, 22±14, 6±3,

 

 

 

 

 

1±0

 

 

 

 

 

 

 

Multimedia control

PCI

84h

7±0

 

 

 

 

 

 

 

General status

PCI

85h

2±0

 

 

 

 

 

 

 

GPIO0 control

PCI

88h

7, 6, 4, 3, 1, 0

 

 

 

 

 

 

 

GPIO1 control

PCI

89h

7, 6, 3, 1, 0

 

 

 

 

 

 

 

GPIO2 control

PCI

8Ah

7, 6, 4, 3, 1, 0

 

 

 

 

 

 

 

GPIO3 control

PCI

8Bh

7, 6, 3, 1, 0

 

 

 

 

 

 

 

MFUNC routing

PCI

8Ch

31±0

 

 

 

 

 

 

 

Retry status

PCI

90h

7±1

 

 

 

 

 

 

 

Card control

PCI

91h

7, 6, 2, 1, 0

 

 

 

 

 

 

 

Device control

PCI

92h

7±0

 

 

 

 

 

 

 

Diagnostic

PCI

93h

7±0

 

 

 

 

 

 

 

Socket DMA register 0

PCI

94h

1±0

 

 

 

 

 

 

 

Socket DMA register 1

PCI

98h

15±0

 

 

 

 

 

 

 

control/status

PCI

A8h

10, 9, 8, 2, 1, 0

 

GPE

 

 

 

 

 

 

Note: The following link registers are reset by global reset only.

￿PCI subsystem identification registerÐPCI offset 2Ch

￿MIN_GNT and MAX_LAT registerÐPCI offset 3Eh

￿PCI OHCI control registerÐPCI offset 40h

￿Power management control and status registerÐPCI offset 48h

￿PCI miscellaneous and configuration registerÐPCI offset F0h

￿Link enhancement control registerÐPCI offset F4h

However, there is no support in the OS for the PME-type wake events of the 1394 peripherals at this time.

A-2

Image 34
Contents Implementation Guide Important Notice Read This First About This ManualCsr ±a /user/ti/simuboard/utilities Related Documentation From Texas Instruments Page Contents Viii Figures Tables PCI445X Device Topic±1. Typical System Architecture System Features Selection PCI and ISA Style Interrupt Socket Power SwitchesOptional PCI Signals Distributed DMA DdmaMiscellaneous Functions Description Socket Activity LEDsMFUNC7±MFUNC0 Terminal Assignments Serialized Interrupt ControlAsynchronous CSC Interrupt Generation CardBus Reserved Terminal SignalingPower Savings Mode Memory Burst R/W Operation Control12.11VCC Protection Socket Power Lock12.9 SMI ZV Port Control and Auto Detect FunctionPCI Bus Interface System ImplementationClamping Rails PERR, SERR, and LockPrst PCI reset and Grst Global reset INTA, INTB, and IntcPC Card Interface 4 2-Wire I2C Interface for EepromSocket power supply Damping resistor on Cclk terminal±1. Registers and Bits Loadable Through Serial Eeprom EepromSample PCI445X Eeprom Data File System Implementation 1 P2C Interface for TPS22X6 Power Switch Zoomed Video ZV InterfaceInterrupt Signaling Interface Miscellaneous SignalsRequirement of Pullup/Pulldown Resistors ±2. PC Card Interface Pullup Resistor List² ³±3. PCI Bus Interface Pullup Resistor List ±4. Miscellaneous Terminals Pullup Resistor List±5. Required Pullup/Pulldown Resistors LPSInitialization Bios ConsiderationsPCI Standard Registers Initialization System Sleeping State Consideration PCI TI Proprietary Registers InitializationRegister save/restore Docking System ConsiderationImportant Information Global Reset Only Bits, PME Context Bits TopicGlobal Reset Only Bits/PME Context Bits Table A±1.Global Reset Only Cleared BitsTable A±2.PME Context Bits Page PME and RI Behavior Table B±1.CardBus Ctschg and Wake-Up Signals Truth Table PME and RI BehaviorPCI445X Buffer Types Signal Name Terminal Type PCI445X Buffer TypesACVS2 BCAD22 GND PHYDATA6 ZVUV4 TSO Table C±2. Buffer Type Abbreviations Buffer Type Description