SUPER MICRO Computer X6QTE+, X6QT8 Chipset Overview, E8501 Chipset, Independent Memory Interface

Page 18

X6QT8/X6QTE+ User's Manual

1-2 Chipset Overview

The E8501 Chipset

Built upon the functionality and the capability of the E8501 chipset, the X6QT8/ X6QTE+ motherboard provides the performance and feature set required for 4-Way servers with confi guration options optimized for communications, storage, computa- tion or database applications. The Intel E8501 chipset is built around the E8501 chipset North Bridge (NB), and the Intel E8501 chipset external Bridge (XMB).

The E8501 chipset North Bridge (NB) provides the interconnection between 64-bit Intel Xeon MP/7000 Series/7100 Series Processors, XMB (via four independent Memory Interfaces), I/O components via PCI-Express Links and ICH5R. It sup- ports up to four 64-bit Xeon processor MP/7000 Series/7100 Series processors at a Front Side Bus of 667MHz or 800MHz. It offers ECC protection on data signals, parity protection on address signals, and supports Return Data by Enhanced Defer to allow for extraordinary completion.

Independent Memory Interface

Memory support features include the following:

Four Independent Memory Interface (IMI) ports, each with up to 5.33 GB bandwidth (read) and 2.67 GB bandwidth (write) simultaneously at 166.7 MHz, or with up to 6.4 GB bandwidth (read) and 3.2 GB bandwidth (write) simulta- neously at 200 MHz

40-bit addressing support provides one terabyte addressing capability

Memory technology independent

I/O Interfaces

The E8501 chipset relies on PCI Express to provide the interconnection between the North Bridge and the I/O subsystem. The I/O subsystem is based on three x4 PCI Express links, two x8 PCI Express links, and one HI1.5 link.

Three x4 and two x8 (each can be confi gured as two x4,) making a total of seven x4 links

Dual PXH Controllers with 2 PCI-X buses per controller. (Each bus supports up to 133 MHz.) (*Note: for the X6QT8 only.)

HI 1.5

8-bit wide, 4x data transfer, 66 MHz base clock with 266 MB/s bandwidth

Legacy I/O interconnection to the ICH5R

Transaction Processing Capabilities

64 transactions processed concurrently

128-entry Common Data Cache (CDC) for write combining and write buffering

1-12

Image 18
Contents Super Page About This Manual Conventions Used in this ManualTable of Contents Table of Contents Troubleshooting BiosAppendices Checklist OverviewEurope Contacting SupermicroHeadquarters Asia-PacificImportant Notes to the User X6QT8 ImageSuper X6QT8 Jumper Description Default Setting Quick Reference X6QT8Description LED Indicator Description Super Quick Reference X6QTE+ Chipset Motherboard FeaturesMemory Expansion Slots *See Note 3 onDimensions Acpi Power FeaturesLED Indicators SoftwareBlock Diagram of the E8501 Chipset Independent Memory Interface Chipset OverviewE8501 Chipset InterfacesSpecial Features PC Health MonitoringSlow Blinking LED for Suspend-State Indicator Acpi FeaturesAuto-Switching Voltage Regulator for the CPU Core Thermal Management/CPU VRM OverheatExternal Modem Ring-On WOR Power SupplyMain Switch Override Mechanism Wake-On-LAN WOLSuper I/O Precautions Static-Sensitive DevicesUnpacking Processor and Heatsink Installation CPU InstallationHeatsink Installation To Un-install the Heatsink Processor installed Empty socketMounting the Motherboard in the Chassis Installing DIMMs Dimm Installation See FigureMemory Support Control Panel Connectors/IO Ports Back Panel Connectors/IO PortsJF1 Header Pins Front Control PanelPower LED Front Control Panel Pin Definitions NMI ButtonNIC1/NIC2 LED Indicators HDD LEDPower Fail LED Overheat/Fan Fail LEDOH/Fan Fail LED PWR Fail LED Reset Button Power ButtonReset PWR Button Secondary Power Connectors Connecting CablesATX Power Connector Pin PWRChassis Intrusion Universal Serial Bus USBWake-On-LAN Wake-On-RingSerial Ports Glan Giga-bit Ethernet PortsATX PS/2 Keyboard and PS/2 Mouse Ports Fan HeadersVGA Connector Power Supply FailurePWR Supply Fail Connector SMB Power I2 CSMB Header Power LED/Speaker JD1 Compact Flash Card PWR Connectors JWF1, JWF2Jtag Connector Alarm Reset JAR1Jumper Settings Glan Ports Enable/DisableExplanation Jumpers Cmos Clear Watch DogVGA Enable/Disable FSB Speed SelectScsi Controller Enable/ Disable *For X6QT8 only Scsi Termination Enable/ Disable *For X6QT8 only3rd PWR Supply PWR Failure Detect JP13 3rd PWR Fail DetectOverheat LED JOH1 Onboard IndicatorsGlan LEDs LeftRightScsi Channel Indicators DA1, DA2 *X6QT8 only Onboard Power LED LE1DA1 DA2 LE1 Floppy Connector Floppy, IPMI, Hard Disk Drive and Scsi ConnectionsFloppy IDE Connectors IDE Drive Connectors Pin Definitions IDEX6QT8 Only Ultra320 Scsi ConnectorsInstallation Ipmi 2.0 SocketPage No Power Troubleshooting ProceduresBefore Power On Losing the System’s Setup ConfigurationTechnical Support Procedures Memory ErrorsFrequently Asked Questions Returning Merchandise for Service How To Change the Configuration Data Starting the Setup UtilityIntroduction System Memory Main SetupProcessors System Time/System DateAdvanced Settings Configure Advanced CPU SettingsCPU Configuration Sub-Menu Max Cpuid Value Limit Hyper-Threading TechnologyIntel R C-State Technology IDE Configuration Sub-Menu DMA Mode A.R.T. For Hard disk drivesFloppy Configuration PCI/PnP ConfigurationSuper IO Configuration Submenu Advanced Chipset Settings Apci Configuration Event Log ConfigurationFan Speed Temperatures CPU Overheat TemperatureHardware Health Configuration VoltagePCI Express Configuration Active State Power ManagementMPS Configuration MPS RevisionSmbios Configuration Remote Access ConfigurationUSB Configuration Bios Settings Configuration Interrupt 19 CaptureRestore on AC Power Loss Boot SettingsWatch Dog Timer Resume On Modem RingRemovable Drives Boot Device PriorityHard Disk Drives CD/DVD DrivesSecurity Settings Saving Changes and Exit Load Optimal DefaultsExit Options Discarding Changes and ExitLoad Fail-Safe Defaults Appendix a Bios Error Beep Codes Beep Code Error Message DescriptionX6QT8/X6QTE+ User’s Manual Uncompressed Initialization Codes D0h D1h D3h D4h D5hBootblock Recovery Codes Uncompressed Initialization Codes Checkpoint Appendix B Bios Post Checkpoint Codes Checkpoint A9h Aah Abh B0h B1h 00h Page ATA Operate Mode Combined ModeIntroduction to the Intel ICH5R I/O Controller Hub Adaptec Embedded Serial ATA with HostRAID Controller Driver Using the Adaptec RAID Configuration Utility ARC Using the Array Configuration Utility ACUManaging Arrays Enter Viewing Array PropertiesFrom the ARC menu, select Array Configuration Utility ACU Deleting ArraysCreating Arrays To create an arrayAssigning Array Properties Raid Level Create Via When Appropriate When you are fi nished, press Done as the screen shown below Adding a Bootable Array Deleting a Bootable ArrayCtrl+B Initializing Disk Drives To initialize drivesPage Page Rebuilding Arrays To Rebuild an arrayUsing the Disk Utilities To access the disk utilitiesPage You can choose from the following options To Exit Adaptec RAID Configuration UtilityInstalling Intels ICH5R Driver by Adaptec and the Windows OS Installing Other Software Programs and Drivers Supero Doctor Supero Doctor III Interface Display Screen-II Remote Control