Cypress CY7C1518AV18 manual TDO for Jtag, TCK Pin for Jtag, TDI Pin for Jtag, TMS Pin for Jtag

Page 7

 

 

 

 

 

 

 

 

CY7C1516AV18, CY7C1527AV18

 

 

 

 

 

 

 

 

CY7C1518AV18, CY7C1520AV18

 

 

 

 

 

 

 

 

 

 

Pin Definitions (continued)

 

 

 

 

 

 

 

 

Pin Name

IO

 

 

 

Pin Description

 

CQ

Output Clock

CQ Referenced with Respect to C. This is a free running clock and is synchronized to the input clock

 

 

 

 

 

for output data (C) of the DDR-II. In the single clock mode, CQ is generated with respect to K. The timing

 

 

 

 

 

for the echo clocks is shown in the AC Timing table.

 

 

 

 

Output Clock

 

Referenced with Respect to C. This is a free running clock and is synchronized to the input clock

 

 

 

 

CQ

 

CQ

 

 

 

 

 

for output data (C) of the DDR-II. In the single clock mode,

CQ

is generated with respect to K. The timing

 

 

 

 

 

for the echo clocks is shown in the AC Timing table.

 

ZQ

Input

Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus

 

 

 

 

 

impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor connected

 

 

 

 

 

between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which enables the

 

 

 

 

 

minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.

 

 

 

 

Input

DLL Turn Off Active LOW. Connecting this pin to ground turns off the DLL inside the device. The timing

 

DOFF

 

 

 

 

 

in the DLL turned off operation differs from those listed in this data sheet. For normal operation, this pin

 

 

 

 

 

can be connected to a pull up through a 10 KΩ or less pull up resistor. The device behaves in DDR-I

 

 

 

 

 

mode when the DLL is turned off. In this mode, the device can be operated at a frequency of up to 167

 

 

 

 

 

MHz with DDR-I timing.

 

TDO

Output

TDO for JTAG.

 

 

 

 

 

TCK

Input

TCK Pin for JTAG.

 

 

 

 

 

TDI

Input

TDI Pin for JTAG.

 

 

 

 

 

TMS

Input

TMS Pin for JTAG.

 

 

 

 

 

NC

N/A

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

NC/144M

Input

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

NC/288M

Input

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

VREF

Input-

Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC

 

 

 

 

Reference

measurement points.

 

VDD

Power Supply

Power supply Inputs to the Core of the Device.

 

VSS

Ground

Ground for the device.

 

VDDQ

Power Supply

Power Supply Inputs for the Outputs of the Device.

Document Number: 001-06982 Rev. *D

Page 7 of 30

[+] Feedback

Image 7
Contents Selection Guide FeaturesConfigurations Functional DescriptionCLK Logic Block Diagram CY7C1516AV18Logic Block Diagram CY7C1527AV18 DoffLogic Block Diagram CY7C1520AV18 Logic Block Diagram CY7C1518AV18BWS CY7C1527AV18 8M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1516AV18 8M xCY7C1520AV18 2M x CY7C1518AV18 4M xPin Name Pin Description Pin DefinitionsSynchronous Read or Write input. When TCK Pin for Jtag Power supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagFunctional Overview Single Clock ModeDDR Operation Echo Clocks Application ExampleDepth Expansion Programmable ImpedanceBWS0/ BWS1 NWS0 NWS1 Write Cycle DescriptionsOperation First Address External Second Address InternalBWS0 BWS1 BWS2 BWS3 BWS0Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram TCK TAP Controller Block DiagramTAP Electrical Characteristics TDITAP Timing and Test Conditions TAP AC Switching CharacteristicsRegister Name Bit Size Identification Register DefinitionsScan Register Sizes Instruction CodesBit # Bump ID Boundary Scan OrderPower Up Sequence Power Up Sequence in DDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings AC Electrical Characteristics Parameter Description Test Conditions Fbga Unit CapacitanceThermal Resistance Parameter Description Test Conditions Max UnitSwitching Characteristics DLL Timing Static to DLL ResetNOP Write Read Switching WaveformsNOP ReadOrdering Information 250 167 Ball Fbga 15 x 17 x 1.4 mm Package DiagramWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal InformationREV ECN no Submission ORIG. Description of Change Date