Cypress CY7C1414JV18, CY7C1410JV18 Is Referenced with Respect to, TDO for Jtag, TCK Pin for Jtag

Page 7

 

 

 

 

 

 

 

 

 

 

 

CY7C1410JV18, CY7C1425JV18

 

 

 

 

 

 

 

 

 

 

 

CY7C1412JV18, CY7C1414JV18

 

 

 

 

 

 

 

 

 

 

Pin Definitions (continued)

 

 

 

 

 

 

 

 

 

 

 

Pin Name

IO

 

 

 

 

 

 

Pin Description

 

CQ

Echo Clock

 

CQ is Referenced with Respect to C. This is a free - running clock and is synchronized to the Input

 

 

 

 

 

 

clock for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The

 

 

 

 

 

 

timings for the echo clocks is shown in the Switching Characteristics on page 22.

 

 

 

 

Echo Clock

 

 

is Referenced with Respect to

 

. This is a free - running clock and is synchronized to the Input

 

CQ

 

 

 

CQ

C

 

 

 

 

 

 

clock for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The

 

 

 

 

 

 

timings for the echo clocks is shown in the Switching Characteristics on page 22.

 

ZQ

Input

 

Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus

 

 

 

 

 

 

impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 x RQ, where RQ is a resistor connected

 

 

 

 

 

 

between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which enables the

 

 

 

 

 

 

minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.

 

 

 

 

Input

 

DLL Turn Off Active LOW. Connecting this pin to ground turns off the DLL inside the device. The timing

 

DOFF

 

 

 

 

 

 

in the DLL turned off operation differs from those listed in this data sheet. For normal operation, this pin

 

 

 

 

 

 

can be connected to a pull up through a 10-Kohm or less pull up resistor. The device behaves in DDR-I

 

 

 

 

 

 

mode when the DLL is turned off. In this mode, the device can be operated at a frequency of up to 167

 

 

 

 

 

 

MHz with QDR-I timing.

 

TDO

Output

 

TDO for JTAG.

 

 

 

 

 

 

TCK

Input

 

TCK Pin for JTAG.

 

 

 

 

 

 

TDI

Input

 

TDI Pin for JTAG.

 

 

 

 

 

 

TMS

Input

 

TMS Pin for JTAG.

 

 

 

 

 

 

NC

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

NC/72M

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

NC/144M

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

NC/288M

N/A

 

Not Connected to the Die. Can be tied to any voltage level.

 

 

 

 

 

 

VREF

Input-

 

Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC

 

 

 

 

Reference

 

measurement points.

 

VDD

Power Supply

 

Power Supply Inputs to the Core of the Device.

 

VSS

Ground

 

Ground for the Device.

 

VDDQ

Power Supply

 

Power Supply Inputs for the Outputs of the Device.

Document #: 001-12561 Rev. *D

Page 7 of 26

[+] Feedback

Image 7
Contents Selection Guide FeaturesConfigurations Functional DescriptionLogic Block Diagram CY7C1425JV18 Logic Block Diagram CY7C1410JV18Doff Logic Block Diagram CY7C1414JV18 Logic Block Diagram CY7C1412JV18CY7C1425JV18 4M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1410JV18 4M xWPS BWS CY7C1412JV18 2M xCY7C1414JV18 1M x Pin Name Pin Description Pin DefinitionsTDO for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device Is Referenced with Respect toFunctional Overview Sram #1 Application ExampleProgrammable Impedance Echo ClocksBWS0 BWS1 Truth TableWrite Cycle Descriptions RPS WPSBWS0 BWS1 BWS2 BWS3 BWS0Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram TCK TAP Controller Block DiagramTAP Electrical Characteristics TDITAP Timing and Test Conditions TAP AC Switching CharacteristicsScan Register Sizes Identification Register DefinitionsInstruction Codes Bit # Bump ID Boundary Scan OrderDLL Constraints Power Up Sequence in QDR-II SramPower Up Waveforms Power Up SequenceDC Electrical Characteristics Electrical CharacteristicsMaximum Ratings AC Test Loads and Waveforms AC Electrical CharacteristicsCapacitance Thermal ResistanceDLL Timing Switching CharacteristicsCypress Consortium Description 267 MHz 250 MHz Unit Parameter Min MaxWrite Read Switching WaveformsWrite NOP Ordering Information Ball Fbga 15 x 17 x 1.40 mm Package DiagramVKN/AESA REV ECN no Issue ORIG. Description of Change DateDocument History VKN