Cypress CY7C1412JV18 manual Application Example, Programmable Impedance, Echo Clocks, Sram #1

Page 9

CY7C1410JV18, CY7C1425JV18 CY7C1412JV18, CY7C1414JV18

Programmable Impedance

An external resistor, RQ, must be connected between the ZQ pin on the SRAM and VSS to allow the SRAM to adjust its output driver impedance. The value of RQ must be 5x the value of the intended line impedance driven by the SRAM. The allowable range of RQ to guarantee impedance matching with a tolerance of ±15% is between 175Ω and 350Ω, with VDDQ = 1.5V. The output impedance is adjusted every 1024 cycles upon power up to account for drifts in supply voltage and temperature.

Echo Clocks

Echo clocks are provided on the QDR-II to simplify data capture on high-speed systems. Two echo clocks are generated by the QDR-II. CQ is referenced with respect to C and CQ is referenced with respect to C. These are free-running clocks and are synchronized to the output clock (C/C) of the QDR-II. In single

clock mode, CQ is generated with respect to K and CQ is generated with respect to K. The timing for the echo clocks is shown in the Switching Characteristics on page 22.

DLL

These chips utilize a Delay Lock Loop (DLL) that is designed to function between 120 MHz and the specified maximum clock frequency. During power up, when the DOFF is tied HIGH, the DLL is locked after 1024 cycles of stable clock. The DLL can also be reset by slowing or stopping the input clock K and K for a minimum of 30 ns. However, it is not necessary to reset the DLL to lock to the desired frequency. The DLL automatically locks 1024 clock cycles after a stable clock is presented. The DLL may be disabled by applying ground to the DOFF pin. When the DLL is turned off, the device behaves in QDR-I mode (with one cycle latency and a longer access time). For information refer to the application note DLL Considerations in QDRII/DDRII.

Application Example

 

 

 

 

 

 

 

 

 

 

Figure 1 shows two QDR-II used in an application.

 

 

 

 

 

 

 

 

 

 

 

Figure 1. Application Example

 

 

 

 

 

 

 

 

SRAM #1

ZQ

R = 250ohms

 

SRAM #2

ZQ

R = 250ohms

 

Vt

 

R W B

 

CQ/CQ#

 

R W B

 

CQ/CQ#

 

 

D

P P W

 

Q

D

P

P W

 

Q

 

 

 

 

 

 

 

 

S S S

 

S

S S

 

 

 

R

 

 

 

 

 

 

 

 

A

# # #

C C# K K#

A

# # #

C C# K K#

 

 

DATA IN

 

 

 

 

 

 

 

 

 

 

 

DATA OUT

 

 

 

 

 

Vt

 

 

 

 

 

Address

 

 

 

 

 

Vt

 

 

 

 

BUS

RPS#

 

 

 

 

 

R

 

 

 

 

 

 

 

 

 

 

 

 

 

 

WPS#

 

 

 

 

 

 

 

 

 

 

MASTER

 

 

 

 

 

 

 

 

 

 

BWS#

 

 

 

 

 

 

 

 

 

 

(CPU

 

 

 

 

 

 

 

 

 

 

CLKIN/CLKIN#

 

 

 

 

 

 

 

 

 

 

or

Source K

 

 

 

 

 

 

 

 

 

 

ASIC)

 

 

 

 

 

 

 

 

 

 

Source K#

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Delayed K

 

 

 

 

 

 

 

 

 

 

 

Delayed K#

 

 

 

 

 

 

 

 

 

 

 

R

R = 50ohms

Vt = Vddq/2

 

 

 

 

 

 

 

Document #: 001-12561 Rev. *D

Page 9 of 26

[+] Feedback

Image 9
Contents Configurations FeaturesFunctional Description Selection GuideLogic Block Diagram CY7C1410JV18 Logic Block Diagram CY7C1425JV18Doff Logic Block Diagram CY7C1414JV18 Logic Block Diagram CY7C1412JV18Ball Fbga 15 x 17 x 1.4 mm Pinout Pin ConfigurationCY7C1410JV18 4M x CY7C1425JV18 4M xCY7C1412JV18 2M x WPS BWSCY7C1414JV18 1M x Pin Name Pin Description Pin DefinitionsPower Supply Inputs for the Outputs of the Device Power Supply Inputs to the Core of the DeviceIs Referenced with Respect to TDO for JtagFunctional Overview Programmable Impedance Application ExampleEcho Clocks Sram #1Write Cycle Descriptions Truth TableRPS WPS BWS0 BWS1BWS0 BWS1 BWS2 BWS3 BWS0Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram TAP Electrical Characteristics TAP Controller Block DiagramTDI TCKTAP Timing and Test Conditions TAP AC Switching CharacteristicsIdentification Register Definitions Scan Register SizesInstruction Codes Bit # Bump ID Boundary Scan OrderPower Up Waveforms Power Up Sequence in QDR-II SramPower Up Sequence DLL ConstraintsElectrical Characteristics DC Electrical CharacteristicsMaximum Ratings Capacitance AC Electrical CharacteristicsThermal Resistance AC Test Loads and WaveformsCypress Consortium Description 267 MHz 250 MHz Unit Switching CharacteristicsParameter Min Max DLL TimingSwitching Waveforms Write ReadWrite NOP Ordering Information Ball Fbga 15 x 17 x 1.40 mm Package DiagramDocument History REV ECN no Issue ORIG. Description of Change DateVKN VKN/AESA