AD9843A

 

 

 

 

(CL = 20 pF, fSAMP = 20 MHz, CCD-Mode Timing in Figures 5 and 6, AUX-Mode Timing in Figure 7.

TIMING SPECIFICATIONS Serial Timing in Figures 8–10.)

 

 

 

 

 

Parameter

Symbol

Min

Typ

Max

 

Unit

 

 

 

 

 

 

 

SAMPLE CLOCKS

 

 

 

 

 

 

DATACLK, SHP, SHD Clock Period

tCONV

48

50

 

 

ns

DATACLK High/Low Pulsewidth

tADC

20

25

 

 

ns

SHP Pulsewidth

tSHP

7

12.5

 

 

ns

SHD Pulsewidth

tSHD

7

12.5

 

 

ns

CLPDM Pulsewidth

tCDM

4

10

 

 

Pixels

CLPOB Pulsewidth1

tCOB

2

20

 

 

Pixels

SHP Rising Edge to SHD Falling Edge

tS1

0

12.5

 

 

ns

SHP Rising Edge to SHD Rising Edge

tS2

20

25

 

 

ns

Internal Clock Delay

tID

 

3.0

 

 

ns

Inhibited Clock Period

tINH

10

 

 

 

ns

DATA OUTPUTS

 

 

 

 

 

 

Output Delay

tOD

 

14.5

16

 

ns

Output Hold Time

tH

7.0

7.6

 

 

ns

Pipeline Delay

 

 

9

 

 

Cycles

 

 

 

 

 

 

 

SERIAL INTERFACE

 

 

 

 

 

 

Maximum SCK Frequency

fSCLK

10

 

 

 

MHz

SL to SCK Setup Time

tLS

10

 

 

 

ns

SCK to SL Hold Time

tLH

10

 

 

 

ns

SDATA Valid to SCK Rising Edge Setup

tDS

10

 

 

 

ns

SCK Falling Edge to SDATA Valid Hold

tDH

10

 

 

 

ns

SCK Falling Edge to SDATA Valid Read

tDV

10

 

 

 

ns

NOTES

1Minimum CLPOB pulsewidth is for functional operation only. Wider typical pulses are recommended to achieve low noise clamp performance.

Specifications subject to change without notice.

ABSOLUTE MAXIMUM RATINGS

 

With

 

 

 

 

Respect

 

 

 

Parameter

To

Min

Max

Unit

 

 

 

 

 

AVDD1, AVDD2

AVSS

–0.3

+3.9

V

DVDD1, DVDD2

DVSS

–0.3

+3.9

V

DRVDD

DRVSS

–0.3

+3.9

V

Digital Outputs

DRVSS

–0.3

DRVDD + 0.3

V

SHP, SHD, DATACLK

DVSS

–0.3

DVDD + 0.3

V

CLPOB, CLPDM, PBLK

DVSS

–0.3

DVDD + 0.3

V

SCK, SL, SDATA

DVSS

–0.3

DVDD + 0.3

V

VRT, VRB, CMLEVEL

AVSS

–0.3

AVDD + 0.3

V

BYP1-4, CCDIN

AVSS

–0.3

AVDD + 0.3

V

Junction Temperature

 

 

150

°C

Lead Temperature

 

 

300

°C

(10 sec)

 

 

 

 

 

 

 

 

 

ORDERING GUIDE

 

Temperature

Package

Package

Model

Range

Description

Option

 

 

 

 

AD9843AJST

–20°C to +85°C

Thin Plastic

ST-48

 

 

Quad Flatpack

 

 

 

(LQFP)

 

 

 

 

 

THERMAL CHARACTERISTICS

Thermal Resistance

48-Lead LQFP Package θJA = 92°C

CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9843A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

WARNING!

ESD SENSITIVE DEVICE

REV. 0

–5–

Page 5
Image 5
Analog Devices AD9843A Temperature Package Model Range Description Option, 20C to +85C Thin Plastic ST-48 Quad Flatpack

AD9843A specifications

The Analog Devices AD9843A is a high-performance, integrated analog-to-digital converter (ADC) designed for a variety of applications requiring precise signal conversion. This device boasts a 12-bit resolution, making it suitable for capturing fine details in complex signals. The AD9843A operates with a maximum sampling rate of up to 130 MSPS (mega samples per second), which allows it to handle fast-changing waveforms effectively, ideal for applications in the fields of telecommunications, instrumentation, and medical imaging.

One of the standout features of the AD9843A is its dual-channel architecture, which enables simultaneous sampling of two input signals. This capability is particularly beneficial in applications such as radar and sonar systems, where capturing multiple input sources in parallel is critical. Furthermore, the ADC incorporates a high-speed programmable gain amplifier (PGA), providing adjustable gain settings to accommodate a wide range of signal amplitudes, ensuring optimal performance across various input conditions.

The AD9843A employs Differential Non-Linearity (DNL) and Integral Non-Linearity (INL) specifications, both of which contribute to its impressive accuracy and linearity. With a DNL of ±0.5 LSB (least significant bit) and an INL of ±1 LSB, the AD9843A minimizes distortion and enhances the fidelity of the digital representation of analog signals. Additionally, the device features low noise performance, which is essential for obtaining high-quality signal digitization, especially in sensitive applications where signal integrity is paramount.

Another key characteristic is the integrated sample-and-hold circuit that allows the ADC to capture input signals with minimal distortion during the conversion process. This design choice helps to stabilize the input signal, reducing the effect of sampling jitter. The AD9843A also provides various output data formats, including binary, gray code, and two's complement, which gives designers the flexibility to interface the ADC with different digital systems.

In terms of power consumption, the AD9843A is efficient, operating at a typical supply voltage of 5V. It offers a significant advantage for battery-operated devices by ensuring that the power requirements are kept low without compromising performance. With its combination of high throughput, low noise, and versatility, the Analog Devices AD9843A stands out as a robust solution for high-speed data acquisition systems, making it a preferred choice among engineers and designers across various industries.