CY7C1355C
CY7C1357C
Features
•No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
•Can support up to
—Data is transferred on every clock
•Pin compatible and functionally equivalent to ZBT™ devices
•Internally
•Registered inputs for
•Byte Write capability
•3.3V/2.5V I/O power supply (VDDQ)
•Fast
—6.5 ns (for
•Clock Enable (CEN) pin to enable clock and suspend operation
•Synchronous
•Asynchronous Output Enable
•Available in
•Three chip enables for simple depth expansion.
•Automatic
•IEEE 1149.1
•Burst
•Low standby power
Functional Description[1]
The CY7C1355C/CY7C1357C is a 3.3V, 256K x 36/512K x 18 Synchronous
All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 6.5 ns
Write operations are controlled by the two or four Byte Write Select (BWX) and a Write Enable (WE) input. All writes are conducted with
Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide for easy bank selection and output
Selection Guide
| 133 MHz | 100 MHz | Unit |
Maximum Access Time | 6.5 | 7.5 | ns |
|
|
|
|
Maximum Operating Current | 250 | 180 | mA |
|
|
|
|
Maximum CMOS Standby Current | 40 | 40 | mA |
|
|
|
|
Note:
1. For
Cypress Semiconductor Corporation | • | 198 Champion Court • San Jose, CA | • | |
Document #: |
| Revised September 14, 2006 |
[+] Feedback