|
|
|
| CY7C1480V25 |
|
|
|
|
| CY7C1482V25 |
|
|
|
|
| CY7C1486V25 |
|
|
|
|
|
|
|
|
|
|
|
|
|
Pin Definitions (continued) |
|
| |||
|
|
|
| ||
Pin Name | I/O | Description |
| ||
|
|
|
| ||
MODE | Input Static | Selects Burst Order. When tied to GND selects linear burst sequence. When tied to VDD |
| ||
|
|
|
| or left floating selects interleaved burst sequence. This is a strap pin and must remain static |
|
|
|
|
| during device operation. Mode pin has an internal pull up. |
|
TDO | JTAG Serial | Serial |
| ||
| Output | JTAG feature is not used, this pin must be disconnected. This pin is not available on TQFP |
| ||
| Synchronous | packages. |
| ||
TDI | JTAG Serial Input | Serial |
| ||
| Synchronous | is not used, this pin can be disconnected or connected to VDD. This pin is not available on |
| ||
|
|
|
| TQFP packages. |
|
TMS | JTAG Serial Input | Serial |
| ||
| Synchronous | is not used, this pin can be disconnected or connected to VDD. This pin is not available on |
| ||
|
|
|
| TQFP packages. |
|
TCK | JTAG Clock | Clock input to the JTAG circuitry. If the JTAG feature is not used, this pin must be |
| ||
|
|
|
| connected to VSS. This pin is not available on TQFP packages. |
|
NC | - |
|
| No Connects. Not internally connected to the die. 144M, 288M, 576M, and 1G are address |
|
|
|
|
| expansion pins and are not internally connected to the die. |
|
Functional Overview
All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise (tCO) is 3.0 ns (250 MHz device).
The CY7C1480V25/CY7C1482V25/CY7C1486V25 supports secondary cache in systems using either a linear or inter- leaved burst sequence. The interleaved burst order supports Pentium and i486™ processors. The linear burst sequence is suited for processors that use a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A
Byte write operations are qualified with the Byte Write Enable (BWE) and Byte Write Select (BWX) inputs. A Global Write Enable (GW) overrides all byte write inputs and writes data to all four bytes. All writes are simplified with
Three synchronous Chip Selects (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide easy bank selection and output
Single Read Accesses
This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) CE1, CE2, CE3 are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE1 is HIGH. The address presented to the address inputs (A) is stored into the address advancement logic and the Address Register while being presented to the memory array. The
corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within 3.0 ns
Single Write Accesses Initiated by ADSP
This access is initiated when both of the following conditions are satisfied at clock rise: (1) ADSP is asserted LOW, and
(2)CE1, CE2, CE3 are all asserted active. The address presented to A is loaded into the address register and the address advancement logic while being delivered to the memory array. The write signals (GW, BWE, and BWX) and ADV inputs are ignored during this first cycle.
The CY7C1480V25/CY7C1482V25/CY7C1486V25 provides Byte Write capability that is described in the “Truth Table for Read/Write” on page 11. Asserting the Byte Write Enable input (BWE) with the selected Byte Write (BWX) input, will selec- tively write to only the desired bytes. Bytes not selected during a byte write operation remain unaltered. A synchronous
Because CY7C1480V25/CY7C1482V25/CY7C1486V25 is a common IO device, the Output Enable (OE) must be deasserted HIGH before presenting data to the DQs inputs. Doing so
Document #: | Page 8 of 32 |
[+] Feedback