56F8322 Techncial Data, Rev. 10.0
42 Freescale Semiconductor
Preliminary
IRQP 0 $11 IRQ Pending Register 0
IRQP 1 $12 IRQ Pending Register 1
IRQP 2 $13 IRQ Pending Register 2
IRQP 3 $14 IRQ Pending Register 3
IRQP 4 $15 IRQ Pending Register 4
IRQP 5 $16 IRQ Pending Register 5
Reserved
ICTL $1D Interrupt Control Register
Table 4-13 Analog to Digital Converter Registers Address Map(ADCA_BASE = $00 F200)
Register Acronym Address Offset Register Description
ADCA_CR1 $0 Control Register 1
ADCA_CR2 $1 Control Register 2
ADCA_ZCC $2 Zero Crossing Control Register
ADCA_LST 1 $3 Channel List Register 1
ADCA_LST 2 $4 Channel List Register 2
ADCA_SDIS $5 Sample Disable Register
ADCA_STAT $6 Status Register
ADCA_LSTAT $7 Limit Status Register
ADCA_ZCSTAT $8 Zero Crossing Status Register
ADCA_RSLT 0 $9 Result Register 0
ADCA_RSLT 1 $A Result Register 1
ADCA_RSLT 2 $B Result Register 2
ADCA_RSLT 3 $C Result Register 3
ADCA_RSLT 4 $D Result Register 4
ADCA_RSLT 5 $E Result Register 5
ADCA_RSLT 6 $F Result Register 6
ADCA_RSLT 7 $10 Result Register 7
ADCA_LLMT 0 $11 Low Limit Register 0
ADCA_LLMT 1 $12 Low Limit Register 1
ADCA_LLMT 2 $13 Low Limit Register 2
ADCA_LLMT 3 $14 Low Limit Register 3
ADCA_LLMT 4 $15 Low Limit Register 4
ADCA_LLMT 5 $16 Low Limit Register 5
ADCA_LLMT 6 $17 Low Limit Register 6
ADCA_LLMT 7 $18 Low Limit Register 7
ADCA_HLMT 0 $19 High Limit Register 0
Table 4-12 Interrupt Control Registers Address Map (Continued)
(ITCN_BASE = $00 F1A0)
Register Acronym Address Offset Register Description