56F8322 Techncial Data, Rev. 10.0
74 Freescale Semiconductor
Preliminary
5.6.20 IRQ Pending 2 Register (IRQP2)
Figure 5-22 IRQ Pending 2 Register (IRQP2)

5.6.20.1 IRQ Pending (PENDING)—Bits 48–33

This register combines with the other five to represent the pending IRQs for interrupt vector numbers 2
through 81.
0 = IRQ pending for this vector number
1 = No IRQ pending for this vector number
5.6.21 IRQ Pending 3 Register (IRQP3)
Figure 5-23 IRQ Pending 3 Register (IRQP3)

5.6.21.1 IRQ Pending (PENDING)—Bits 64–49

This register combines with the other five to represent the pending IRQs for interrupt vector numbers 2
through 81.
0 = IRQ pending for this vector number
1 = No IRQ pending for this vector number
5.6.22 IRQ Pending 4 Register (IRQP4)
Figure 5-24 IRQ Pending 4 Register (IRQP4)

5.6.22.1 IRQ Pending (PENDING)—Bits 80–65

This register combines with the other five to represent the pending IRQs for interrupt vector numbers 2
through 81.
0 = IRQ pending for this vector number
1 = No IRQ pending for this vector number
Base + $13 15 14 13 12 11 10 9876543210
Read PENDING [48:33]
Write
RESET 1111111111111111
Base + $14 15 14 13 12 11 10 9876543210
Read PENDING [64:49]
Write
RESET 1111111111111111
Base + $15 15 14 13 12 11 10 9876543210
Read PENDING [80:65]
Write
RESET 1111111111111111