ESAI Programming Model
DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4
Freescale Semiconductor 8-11

Figure 8-4 ESAI Frame Sync Generator Functional Block Diagram

8.3.1.4 TCCR Tx High Frequency Clock Divider (TFP3-TFP0) - Bits 14–17

The TFP3–TFP0 bits control the divide ratio of the transmitter high frequency clock to the transmitter

serial bit clock when the source of the high frequency clock and the bit clock is the internal DSP clock.

When the HCKT input is being driven from an external high frequency clock, the TFP3-TFP0 bits specify

an additional division ratio in the clock divider chain. See Tabl e 8-3 for the specification of the divide ratio.

The ESAI high frequency clock generator functional diagram is shown in Figure 8-3.

Table8-3 Transmitter High Frequency Clock Divider

TFP3-TFP0 Divide Ratio
$0 1
$1 2
$2 3
$3 4
... ...
$F 16
FRAME SYNC
TRANSMIT
FRAME SYNC
RECEIVE
RX WORD
CLOCK
TX WORD
CLOCK
RDC0 - RDC4
TDC0 - TDC4
RECEIVER
FRAME RATE
DIVIDER
TRANSMITTER
FRAME RATE
DIVIDER
RECEIVE
CONTROL
LOGIC
TRANSMIT
CONTROL
LOGIC
RFSL
TFSL
SYNC
TYPE
SYNC
TYPE
SYN=0
SYN=1
INTERNAL RX FRAME CLOCK
RFSD=1
SYN=1
RFSD=0
SYN=0
RFSD
FSR
TFSD
FST
INTERNAL TX FRAME CLOCK
FLAG1 IN
(SYNC MODE)
FLAG1OUT
(SYNC MODE)