Programming Sheets
DSP56366 24-Bit Digital Signal Processor User Manual, Rev. 4
Freescale Semiconductor D-33

Figure D-18. ESAI Receive Control Register

15 6 5 419 18 17 16 10 9 8 714 1213 11
RE0
3210
RE2
23 22 21 20
RE1
RE3RsvdRsvdRSHFDRWARFSLRFSRREIEREDIERIERLIE
RSWS [0:4] Description
Defines slot and data word length
ESAI

RCR - ESAI Receive Control Register

X: $FFFFB7 Reset: $000000

See 8.3.4.9 and table 8-8
RSWS4 RSWS3 RSWS2 RSWS1 RSWS0 RMOD0
RMOD1
Rsvd
Rsvd
RPR
Application:
D
a
t
e:
Programmer:
RLIE Description
0 Receive Last Slot Interrupt disabled
1 Receive Last Slot interrupt enabled
RIE Description
0 Receive Interrupt disabled
1 Receive interrupt enabled
REDIE Description
0 Receive Even Slot Data Interrupt disabled
1 Receive Even Slot Data Interrupt enabled
REIE Description
0 Receive Exception Interrupt disabled
1 Receive Exception Interrupt enabled
RPR Description
0 Receiver Normal Operation
1 Receiver Personal Reset
RFSL Description
0 Word length frame sync
1 1-bit clock period frame sync
RWA Description
0 Data left aligned
1 Data right aligned
RE [0:3] Des cription
0 Receiver disabled
1 Receiver enabled
RSHFD Description
0 Data shifted in MSB first
1 Data shifted in LSB first
RMOD1 RMOD0 Network Mode
0 0 Normal mode
0 1 Network mode
10Reserved
11AC97
RFSR Description
0Word-length frame sync synchronous to
beginning of data word first slot
1Word-length frame sync 1 clock before
beginning of data word first slot