MB39A104
2. Setting Time Constant for
Each channel uses the
While DC/DC converter load conditions are stable on all channels, the
If the load condition on a channel changes rapidly due to a
When the capacitor CSCP is charged to the threshold voltage (VTH =: 0.73 V), the latch is set and the external FET is turned off (dead time is set to 100%). At this time, the latch input is closed and the CSCP terminal is held at “L” level. If a
When the power supply is turned on back or VREF terminal (pin 17) voltage is less than 2.4 V (Min) by setting CTL terminal (pin 24) to “L” level, the latch is released.
•Timer-latch short-circuit protection circuit
| (FB2) |
|
|
|
|
|
VO | 16 |
|
|
|
|
|
| FB1 9 |
|
|
|
|
|
R1 | (−INE2) 15 |
| Error |
|
|
|
|
| − |
|
|
| |
| 10 | Amp |
|
|
| |
| −INE1 |
|
|
|
|
|
R2 |
| + |
|
|
|
|
|
|
|
|
|
| |
|
| (1.24 V) |
|
|
| |
|
|
|
|
| SCP | + |
|
|
|
|
| Comp. | |
|
|
|
|
| + | |
|
|
|
|
|
| |
|
|
|
|
|
| − |
|
|
|
|
|
| (3.1 V) |
|
| (1 ∝A) |
|
|
|
|
| CSCP |
|
|
|
|
|
| 8 |
|
|
|
| VREF |
|
|
|
|
|
| |
|
|
| S | R |
|
|
|
|
| Latch |
| UVLO | |
|
|
|
|
|
To each channel Drive
19