Intel ECB-865 user manual Interrupts

Page 59

ECB-865

3.11.38.6Interrupts

PIRQ#

Interrupts on PCI are optional and defined as "level sensitive," asserted low (negative true), using open drain output drivers. The assertion and deassertion of INTx# is asynchronous to CLK. A device asserts its INTx# line when requesting attention from its device driver. Once the INTx# signal is asserted, it remains asserted until the device driver clears the pending request. When the request is cleared, the device deasserts its INTx# signal. PCI defines one interrupt line for a single function device and up to four interrupt lines for a multi-function7 device or connector. For a single function device, only INTA# may be used while the other three interrupt lines have no meaning. PIRQ# is connected to INTB#

ECB-865 User’s Manual 49

Image 59
Contents User’s Manual ECB-865 FCC Statement Life Support Policy Copyright NoticeTrademark Acknowledgement DisclaimerEvalue Technology Inc Evalue Europe A/S Evalue Customer ServicesMessage to the Customer Technical SupportProduct Warranty Packing List Manual Objectives Introduction Watchdog Timer Programming Jumper & ConnectorEntering Setup Setting JumpersConnector Definitions Map Revision Date Comment Document Amendment HistoryManual Objectives System Overview IntroductionChipset ITE IT8712F-A System SpecificationsExpansion Interface Mechanical and Environmental Weight 0.5 KgArchitecture Overview 1 82815 Gmch and 82801BA AGP Interface Dram InterfaceMultiplexed AGP and Display Cache Interface Ethernet 7.1 ICH2 LAN Controller PCI Interface6 USB Systems DiskOnChip IntelITE IT8712F-A Safety Precautions Hardware ConfigurationInstallation Procedure Main Memory Removing CPUSystems’ DiskOnChip Flash Disk Installing DOCExpansion Interface Installing the Single Board Computer 1 815E integrated Graphics Controller Drivers Support Re-trigger WDT Watchdog Timer ProgrammingEnable WDT Disable WDTJumper & Connector Jumper & Connector Layout JP11 Jumper & Connector ListJumpers Label Function JP10J12 Connectors Label FunctionJ10 J11Setting Jumpers 0553H / 0033H 0543H / 0343H Watchdog Timer Enable / Disable Onboard Watchdog Timer JP12Watchdog Timer Programming I/O Address Select JP6 Clear Cmos JP910.3 COM2 RS-232/422/485 Select JP1, JP2~JP5 Watchdog Timer Time-Out Interval Select JP10Sec JP10 16 Sec 32 Sec 64 SecBus Master Systems DiskOnChip Memory Address Select JP11Proprietary PCI Bus Master Selection JP13 Primary IDE / Secondary IDE Active Indicator Connector J4 Connector Definitions System Reset Connector J1External Speaker Connector J2 Keyboard Lock & Power Indicator Connector J3Primary IDE Connector J5 Secondary IDE Connector J10 ECB-865 Primary Master connector STROBE, with the PIIX4 latching RESET# Floppy Connector J6 DRVDEN0/1# Signal Description Floppy Connector J6Parallel Port Connector J11 ATX Power Button Connector J811.12 DB25 Parallel Port Connector J11 STB# Signal Description Parallel Port Connector J11GND DTR CTS CTS RTS DSR GND CTS/RTS + Fast & Standard IrDA Connector J15 USB Connector J13, J19Signal Description USB Connector J13, J19 CPU Fan and System Fan Connector J14, J25Smart Card Interface J17 Signal Configuration Fast & Standard IrDA Connector J15ATX Power Controller J16 Signal Description 10/100Base-Tx Ethernet Connector J18, J20 11.28 10/100 BASE-Tx Ethernet Connector J18, J20Signal Description CRT Connector J22 CRT Connector J2211.35 PS/2 Mouse Connector J26 Internal Keyboard Connector J2411.33 PS/2 Keyboard Connector J26 Signal Description Int. & PS/2 Keyboard Connector J24, J26Proprietary PCI Connector J21 Write bursts System Interface Control Arbitration Error ReportingInterrupts Press F1 to Run Setup or Resume AMI Bios SetupEnter key to accept or enter the sub-menu AMI Bios Setup Main MenuFloppy A, Floppy B Cmos Setup Reference TableStandard Cmos Setup Menu Date and Time ConfigurationMaster Disk, Slave Disk Boot Sector Virus ProtectionQuick Boot Advanced Cmos Setup DefaultsPassword Check 2.2 1st / 2nd / 3rd Boot DeviceTry Other Boot Device BootUp Num-LockShadow Memory from Address C000~DFFF, 16K Per Segment Boot To OS/2System Bios Cacheable CPU Ratio Selection Advanced Chipset Setup DefaultsICH Delayed Transaction Dram Cycle time SCLKs Sdram RAS# to CAS# DelayInternal Graphic Mode Select Memory HoleAcpi Aware O/S Power Management Setup DefaultsPower Management/ APM Green PC Monitor Power StateThrottle Slow Clock Ratio CPU Critical TemperatureStand by Time Out Minute Suspend Time Out MinuteWake Up on LAN Power Button FunctionWake Up on Ring Plug and Play Aware O/S PCI / Plug and Play Setup DefaultsAllocate IRQ to PCI VGA PCI Latency Timer PCI ClocksClear Nvram PCI / VGA Palette SnoopOnBoard Serial Port2 Peripheral Setup DefaultsOnBoard FDC OnBoard Serial Port1378h DisabledParallel Port Mode On Board Parallel PortOn-Chip IDE Parallel Port IRQParallel Port DMA Channel Hardware Monitor Setup Defaults User’s Manual Driver Installation for Ethernet Adapter Windows Driver InstallationUser’s Manual ECB-865 User’s Manual ECB-865 Windows NT 4.0 Ethernet Installation ECB-865 User’s Manual ECB-865 User’s Manual Driver Installation for Display Adapter Windows User’s Manual ECB-865 User’s Manual ECB-865 Windows NT 4.0 Display Installation ECB-865 User’s Manual ECB-865 Measurement Drawing Bios Rev New Features Bugs/Problems Solved Known Problems Appendix a Bios RevisionsMemory Map Appendix B System ResourcesPort Description MapUser’s Manual Interrupt Description Interrupt UsageDMA-channel Description DMA-channel UsageIf it beeps… Then… Appendix C Amibios Power-On Self TestCode Description Appendix D Amibios Post Check Point ListBios User’s Manual Present User’s Manual ECB-865 User’s Manual