Intel ECB-865 user manual Primary Master connector

Page 38

User’s Manual

PDIOR#

Primary Disk IO Read. In normal IDE this is the command to the IDE device that it may drive

 

data onto the PDD [15:0] lines. Data is latched by PIIX4 on the negation edge of PDIOR#. The

 

IDE device is selected either by the ATA register file chip selects (PDCS1#, PDCS3#) and the

 

PDA [2:0] lines, or the IDE DMA slave arbitration signals (PDDACK#).

 

In an Ultra DMA/33 read cycle, this signal is used as DMARDY# which is negated by the PIIX4

 

to pause Ultra DMA/33 transfers. In an Ultra DMA/33 write cycle, this signal is used as the

 

STROBE signal, with the drive latching data on rising and falling edges of STROBE.

 

If the IDE signals are configured for Primary and Secondary, this signal is connected to the

 

corresponding signal on the Primary IDE connector. If the IDE signals are configured for

 

Primary Master and Primary Slave, this signal is used for the Primary Master connector.

SDIOR#

Secondary Disk IO Read. In normal IDE mode, this is the command to the IDE device that it

 

may drive data onto the SDD [15:0] lines. Data is latched by the PIIX4 on the negation edge of

 

SDIOR#. The IDE device is selected either by the ATA register file chip selects (SDCS1#,

 

SDCS3#) and the SDA [2:0] lines, or the IDE DMA slave arbitration signals (SDDACK#).

 

In an Ultra DMA/33 read cycle, this signal is used as DMARDY# which is negated by the PIIX4

 

to pause Ultra DMA/33 transfers. In an Ultra DMA/33 write cycle, this signal is used as the

 

STROBE signal, with the drive latching data on rising and falling edges of STROBE.

 

If the IDE signals are configured for Primary and Secondary, this signal is connected to the

 

corresponding signal on the Secondary IDE connector. If the IDE signals are configured for

 

Primary Master and Primary Slave, these signals are used for the Primary Slave connector.

PDIOW#

Primary Disk IO Write. In normal IDE mode, this is the command to the IDE device that it

 

may latch data from the PDD [15:0] lines. Data is latched by the IDE device on the negation

 

edge of PDIOW#. The IDE device is selected either by the ATA register file chip selects

 

(PDCS1#, PDCS3#) and the PDA [2:0] lines, or the IDE DMA slave arbitration signals

 

(PDDACK#).

 

For Ultra DMA/33 mode, this signal is used as the STOP signal, which is used to terminate an

 

Ultra DMA/33 transaction. If the IDE signals are configured for Primary and Secondary, this

 

signal is connected to the corresponding signal on the Primary IDE connector.

 

If the IDE signals are configured for Primary Master and Primary Slave, this signal is used for

 

the Primary Master connector.

SDIOW#

Secondary Disk IO Write. In normal IDE mode, this is the command to the IDE device that it

 

may latch data from the SDD [15:0] lines. Data is latched by the IDE device on the negation

 

edge of SDIOW#. The IDE device is selected either by the ATA register file chip selects

 

(SDCS1#, SDCS3#) and the SDA [2:0] lines, or the IDE DMA slave arbitration signals

 

(SDDACK#).

 

In read and write cycles this signal is used as the STOP signal, which is used to terminate an

 

Ultra DMA/33 transaction.

 

If the IDE signals are configured for Primary and Secondary, this signal is connected to the

 

corresponding signal on the Secondary IDE connector.

 

If the IDE signals are configured for Primary Master and Primary Slave, these signals are used

 

for the Primary Slave connector.

28ECB-865 User’s Manual

Image 38
Contents User’s Manual ECB-865 FCC Statement Disclaimer Copyright NoticeTrademark Acknowledgement Life Support PolicyTechnical Support Evalue Customer ServicesMessage to the Customer Evalue Technology Inc Evalue Europe A/SProduct Warranty Packing List Watchdog Timer Programming Jumper & Connector Manual Objectives IntroductionEntering Setup Setting JumpersConnector Definitions Map Document Amendment History Revision Date CommentManual Objectives Introduction System OverviewSystem Specifications Chipset ITE IT8712F-AExpansion Interface Weight 0.5 Kg Mechanical and EnvironmentalArchitecture Overview 1 82815 Gmch and 82801BA AGP Interface Dram InterfaceMultiplexed AGP and Display Cache Interface Ethernet 7.1 ICH2 LAN Controller PCI Interface6 USB Systems DiskOnChip IntelITE IT8712F-A Safety Precautions Hardware ConfigurationInstallation Procedure Removing CPU Main MemorySystems’ DiskOnChip Flash Disk Installing DOCExpansion Interface Installing the Single Board Computer 1 815E integrated Graphics Controller Drivers Support Disable WDT Watchdog Timer ProgrammingEnable WDT Re-trigger WDTJumper & Connector Jumper & Connector Layout JP10 Jumper & Connector ListJumpers Label Function JP11J11 Connectors Label FunctionJ10 J12Setting Jumpers Clear Cmos JP9 Watchdog Timer Enable / Disable Onboard Watchdog Timer JP12Watchdog Timer Programming I/O Address Select JP6 0553H / 0033H 0543H / 0343HJP10 16 Sec 32 Sec 64 Sec Watchdog Timer Time-Out Interval Select JP10Sec 10.3 COM2 RS-232/422/485 Select JP1, JP2~JP5Bus Master Systems DiskOnChip Memory Address Select JP11Proprietary PCI Bus Master Selection JP13 Keyboard Lock & Power Indicator Connector J3 Connector Definitions System Reset Connector J1External Speaker Connector J2 Primary IDE / Secondary IDE Active Indicator Connector J4Primary IDE Connector J5 Secondary IDE Connector J10 ECB-865 Primary Master connector STROBE, with the PIIX4 latching RESET# Floppy Connector J6 Signal Description Floppy Connector J6 DRVDEN0/1#ATX Power Button Connector J8 Parallel Port Connector J1111.12 DB25 Parallel Port Connector J11 Signal Description Parallel Port Connector J11 STB#GND DTR CTS CTS RTS DSR GND CTS/RTS + CPU Fan and System Fan Connector J14, J25 USB Connector J13, J19Signal Description USB Connector J13, J19 Fast & Standard IrDA Connector J15Smart Card Interface J17 Signal Configuration Fast & Standard IrDA Connector J15ATX Power Controller J16 11.28 10/100 BASE-Tx Ethernet Connector J18, J20 Signal Description 10/100Base-Tx Ethernet Connector J18, J20CRT Connector J22 Signal Description CRT Connector J22Signal Description Int. & PS/2 Keyboard Connector J24, J26 Internal Keyboard Connector J2411.33 PS/2 Keyboard Connector J26 11.35 PS/2 Mouse Connector J26Proprietary PCI Connector J21 Write bursts System Interface Control Error Reporting ArbitrationInterrupts AMI Bios Setup Press F1 to Run Setup or ResumeAMI Bios Setup Main Menu Enter key to accept or enter the sub-menuDate and Time Configuration Cmos Setup Reference TableStandard Cmos Setup Menu Floppy A, Floppy BBoot Sector Virus Protection Master Disk, Slave DiskAdvanced Cmos Setup Defaults Quick BootBootUp Num-Lock 2.2 1st / 2nd / 3rd Boot DeviceTry Other Boot Device Password CheckShadow Memory from Address C000~DFFF, 16K Per Segment Boot To OS/2System Bios Cacheable CPU Ratio Selection Advanced Chipset Setup DefaultsICH Delayed Transaction Memory Hole Sdram RAS# to CAS# DelayInternal Graphic Mode Select Dram Cycle time SCLKsGreen PC Monitor Power State Power Management Setup DefaultsPower Management/ APM Acpi Aware O/SSuspend Time Out Minute CPU Critical TemperatureStand by Time Out Minute Throttle Slow Clock RatioWake Up on LAN Power Button FunctionWake Up on Ring PCI / Plug and Play Setup Defaults Plug and Play Aware O/SPCI / VGA Palette Snoop PCI Latency Timer PCI ClocksClear Nvram Allocate IRQ to PCI VGAOnBoard Serial Port1 Peripheral Setup DefaultsOnBoard FDC OnBoard Serial Port2On Board Parallel Port DisabledParallel Port Mode 378hOn-Chip IDE Parallel Port IRQParallel Port DMA Channel Hardware Monitor Setup Defaults User’s Manual Driver Installation Driver Installation for Ethernet Adapter WindowsUser’s Manual ECB-865 User’s Manual ECB-865 Windows NT 4.0 Ethernet Installation ECB-865 User’s Manual ECB-865 User’s Manual Driver Installation for Display Adapter Windows User’s Manual ECB-865 User’s Manual ECB-865 Windows NT 4.0 Display Installation ECB-865 User’s Manual ECB-865 Measurement Drawing Appendix a Bios Revisions Bios Rev New Features Bugs/Problems Solved Known ProblemsAppendix B System Resources Memory MapMap Port DescriptionUser’s Manual Interrupt Usage Interrupt DescriptionDMA-channel Usage DMA-channel DescriptionAppendix C Amibios Power-On Self Test If it beeps… Then…Appendix D Amibios Post Check Point List Code DescriptionBios User’s Manual Present User’s Manual ECB-865 User’s Manual