Quatech DSCLP-300, SSCLP-300, SSCLP-200 Options Register, Bit Name Description, Write Read

Page 19

4.5 Options Register

The Options Register allows software to identify the DSCLP-200/300 as a Quatech Enhanced Serial Adapter. It also allows software to set the UART clock rate multiplier. Figure 10 shows the structure of the Options Register.

The powerup default of the Options Register is all bits zero.

Bit

Name

Description

 

 

 

7 (MSB)

ID1

ID bit 1

 

 

 

6

ID0

ID bit 0

 

 

 

5

-

(reserved, 0)

 

 

 

4

-

(reserved, 0)

 

 

 

3

-

(reserved, 0)

 

 

 

2

-

(reserved, 0)

 

 

 

1

RR1

Clock rate multiplier bit 1

 

 

 

0

RR0

Clock rate multiplier bit 0

 

 

 

Figure 10--- Options Register bit definitions

4.5.1 Enhanced Serial Adapter Identification

The ID bits are used to identify the DSCLP-200/300 as a Quatech Enhanced Serial Adapter. Logic operations are performed such that the values read back from these bits will not necessarily be the values that were written to them. Bit ID1 will return the logical-AND of the values written to ID[1:0], while bit ID0 will return their exclusive-OR.

Software can thus identify a Quatech Enhanced Serial Adapter by writing the ID bits with the patterns shown in the "write" column of Figure 11, then reading the bits and comparing the result with the patterns in the "read" column. Matching read patterns verify the presence of the Options Register.

Write

Read

ID1

ID0

ID1

ID0

0

0

0

0

0

1

0

1

1

0

0

1

1

1

1

0

Figure 11 --- ID bit write/read table

DSCLP/SSCLP-200/300 User's Manual

19

Image 19
Contents DSCLP/SSCLP-200/300 Warranty Information Iii Standards to which Conformity is Declared Manufacturers NameManufacturers Address Application of Council DirectiveBase Address and Interrupt Level IRQ Hardware ConfigurationHardware Installation Address Map and Special Registers RS-422 or RS-485 Signal Line TerminationHalf-Duplex/Full-Duplex/Auto-Toggle Selection Page General Information Jumpers J6-J9 Full-duplex/Half-duplex Operation Signal ConnectionsRight Card Edge Jumpers Jumpers J10-J23 define the options for this card1 CTS0SEL, CTS1SEL J10 Clock Rate and Optional Registers Enable Scratchpad Register SPAD, J2Force High-Speed Uart Clock X2, X4, or X8 J3, 4 Clock multiplier jumper options Jumper/connector locations Hardware InstallationChannel Address Range Bit Description Enabling the Special RegistersInterrupt Status Register Dlab Bit Spad Jumper Register selected forQuatech Modem Control Register Quatech Modem Control RegisterBit Name Description Options RegisterWrite Read Clock Rate Uart Clock Maximum Data Multiplier Frequency Clock Rate MultiplierWindows Millennium Windows ConfigurationsWindows Windows Page Windows Windows NT Viewing Resources with Device Manager Two-Port RS-422/RS485 Serial Adapter Page DSCLP-200/300 Two-Port RS-422/485 Serial Adapter Page Page Page Page OS/2 Other Operating SystemsDOS and other operating systems QTPCI.EXE QTPCI.EXE Expert Mode display Jumper/Channel correspondence External ConnectionsRclk RTS/CTS HandshakeAUXIN/AUXOUT Loopback TclkHalf-Duplex/Full-Duplex/Auto-Toggle Selection Half/full-duplex and Auto-Toggle selection RS-422/485 Line termination resistance values Termination ResistorsRS-422/485 Peripheral Connection DSCLP-200/300 connector definitionsINTA# PCI Resource MapWith 64-byte FIFOs optional SpecificationsComputer will not boot up TroubleshootingCannot communicate with other equipment DSCLP/SSCLP-200/300