Quatech SSCLP-300 Clock Rate Multiplier, Clock Rate Uart Clock Maximum Data Multiplier Frequency

Page 20

4.5.2 Clock Rate Multiplier

A standard serial port operates at a clock speed of 1.8432 MHz. In order to achieve higher data rates, Quatech Enhanced Serial Adapters can operate at two, four, or eight times this standard clock speed. This is controlled by the clock rate multiplier bits in the Options Register.

Software can determine the UART clock frequency by reading the clock rate multiplier bits RR1 and RR0 in the Options Register as shown in Figure 12. RR1 and RR0 can be set by writing to the Options Register if the X2 and X4 jumpers (J4-J5) are all removed. If one of these jumpers is applied, the RR1 and RR0 bits are forced to the appropriate value. Reading the Options Register will always return the clock rate multiplier at which the board is operating.

RR1

RR0

Clock Rate

UART Clock

Maximum Data

Multiplier

Frequency

Rate

 

 

0

0

X1

1.8432 MHz

115.2 kbaud

(default)

 

 

 

 

0

1

X2

3.6864 MHz

230.4 kbaud

1

0

X4

7.3728 MHz

460.8 kbaud

1

1

X8

14.7456 MHz

921.6 kbaud

Figure 12 --- Rate Register bit definition

At powerup and reset, the Options Register is initialized to 0. The DSCLP-200/300 will thus powerup in the x1 mode with software control of the clock rate multiplier enabled as long as the X2 or X4 or X8 jumpers are not installed.

Software can control high baud rates through a combination of changing the clock rate multiplier and the UART baud rate divisor. For example, a baud rate of 230.4 kbps could be achieved by setting the clock rate multiplier to X2 mode (or by applying the X2 jumper) and setting a software application for 115.2 kbps.

DSCLP/SSCLP-200/300 User's Manual

20

Image 20
Contents DSCLP/SSCLP-200/300 Warranty Information Iii Manufacturers Name Manufacturers AddressApplication of Council Directive Standards to which Conformity is DeclaredHardware Configuration Hardware Installation Address Map and Special RegistersRS-422 or RS-485 Signal Line Termination Base Address and Interrupt Level IRQHalf-Duplex/Full-Duplex/Auto-Toggle Selection Page General Information Jumpers J6-J9 Signal Connections Full-duplex/Half-duplex OperationJumpers J10-J23 define the options for this card Right Card Edge Jumpers1 CTS0SEL, CTS1SEL J10 Force High-Speed Uart Clock X2, X4, or X8 J3, 4 Enable Scratchpad Register SPAD, J2Clock Rate and Optional Registers Clock multiplier jumper options Hardware Installation Jumper/connector locationsChannel Address Range Enabling the Special Registers Interrupt Status RegisterDlab Bit Spad Jumper Register selected for Bit DescriptionQuatech Modem Control Register Quatech Modem Control RegisterWrite Read Options RegisterBit Name Description Clock Rate Multiplier Clock Rate Uart Clock Maximum Data Multiplier FrequencyWindows Configurations Windows MillenniumWindows Windows Page Windows Windows NT Viewing Resources with Device Manager Two-Port RS-422/RS485 Serial Adapter Page DSCLP-200/300 Two-Port RS-422/485 Serial Adapter Page Page Page Page DOS and other operating systems Other Operating SystemsOS/2 QTPCI.EXE QTPCI.EXE Expert Mode display External Connections Jumper/Channel correspondenceRTS/CTS Handshake RclkTclk AUXIN/AUXOUT LoopbackHalf-Duplex/Full-Duplex/Auto-Toggle Selection Half/full-duplex and Auto-Toggle selection Termination Resistors RS-422/485 Line termination resistance valuesDSCLP-200/300 connector definitions RS-422/485 Peripheral ConnectionPCI Resource Map INTA#Specifications With 64-byte FIFOs optionalCannot communicate with other equipment TroubleshootingComputer will not boot up DSCLP/SSCLP-200/300