Cypress CY7C1446AV33, CY7C1440AV33 manual Interleaved Burst Address Table Mode = Floating or VDD

Page 9

CY7C1440AV33

CY7C1442AV33

CY7C1446AV33

Interleaved Burst Address Table (MODE = Floating or VDD)

First

Second

Third

Fourth

Address

Address

Address

Address

A1: A0

A1: A0

A1: A0

A1: A0

00

01

10

11

 

 

 

 

01

00

11

10

 

 

 

 

10

11

00

01

 

 

 

 

11

10

01

00

 

 

 

 

Linear Burst Address Table (MODE = GND)

First

Second

Third

Fourth

Address

Address

Address

Address

A1: A0

A1: A0

A1: A0

A1: A0

00

01

10

11

 

 

 

 

01

10

11

00

 

 

 

 

10

11

00

01

 

 

 

 

11

00

01

10

 

 

 

 

ZZ Mode Electrical Characteristics

Parameter

 

Description

 

 

 

 

 

 

 

Test Conditions

 

 

 

Min.

 

 

Max.

 

Unit

IDDZZ

 

Sleep mode standby current

 

 

 

 

 

ZZ > VDD – 0.2V

 

 

 

 

 

 

 

 

 

 

 

100

 

mA

tZZS

 

Device operation to ZZ

 

 

 

 

 

ZZ > VDD – 0.2V

 

 

 

 

 

 

 

 

 

 

 

2tCYC

 

ns

tZZREC

 

ZZ recovery time

 

 

 

 

 

ZZ < 0.2V

 

 

 

 

 

 

2tCYC

 

 

 

 

 

 

ns

tZZI

 

ZZ Active to sleep current

 

 

 

 

 

This parameter is sampled

 

 

 

 

 

 

 

 

2tCYC

 

ns

tRZZI

 

ZZ Inactive to exit sleep current

 

 

 

This parameter is sampled

 

 

0

 

 

 

 

 

 

 

ns

Truth Table [2, 3, 4, 5, 6, 7]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Operation

Add. Used

 

CE

1

CE2

 

CE

3

ZZ

 

ADSP

 

 

ADSC

 

 

ADV

 

 

WRITE

 

 

 

OE

 

CLK

DQ

Deselect Cycle, Power Down

None

 

H

X

 

X

L

 

X

 

L

 

X

 

 

X

 

X

 

L-H

Tri-State

Deselect Cycle, Power Down

None

 

L

L

 

X

L

 

L

 

X

 

X

 

 

X

 

X

 

L-H

Tri-State

Deselect Cycle, Power Down

None

 

L

X

 

H

L

 

L

 

X

 

X

 

 

X

 

X

 

L-H

Tri-State

Deselect Cycle, Power Down

None

 

L

L

 

X

L

 

H

 

L

 

X

 

 

X

 

X

 

L-H

Tri-State

Deselect Cycle, Power Down

None

 

L

X

 

H

L

 

H

 

L

 

X

 

 

X

 

X

 

L-H

Tri-State

Sleep Mode, Power Down

None

 

X

X

 

X

H

 

X

 

X

 

X

 

 

X

 

X

 

X

Tri-State

READ Cycle, Begin Burst

External

 

L

H

 

L

L

 

L

 

X

 

X

 

 

X

 

L

 

L-H

Q

READ Cycle, Begin Burst

External

 

L

H

 

L

L

 

L

 

X

 

X

 

 

X

 

H

 

L-H

Tri-State

WRITE Cycle, Begin Burst

External

 

L

H

 

L

L

 

H

 

L

 

X

 

 

L

 

X

 

L-H

D

READ Cycle, Begin Burst

External

 

L

H

 

L

L

 

H

 

L

 

X

 

 

H

 

L

 

L-H

Q

READ Cycle, Begin Burst

External

 

L

H

 

L

L

 

H

 

L

 

X

 

 

H

 

H

 

L-H

Tri-State

READ Cycle, Continue Burst

Next

 

X

X

 

X

L

 

H

 

H

 

L

 

 

H

 

L

 

L-H

Q

READ Cycle, Continue Burst

Next

 

X

X

 

X

L

 

H

 

H

 

L

 

 

H

 

H

 

L-H

Tri-State

READ Cycle, Continue Burst

Next

 

H

X

 

X

L

 

X

 

H

 

L

 

 

H

 

L

 

L-H

Q

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

READ Cycle, Continue Burst

Next

 

H

X

 

X

L

 

X

 

H

 

L

 

 

H

 

H

 

L-H

Tri-State

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

WRITE Cycle, Continue Burst

Next

 

X

X

 

X

L

 

H

 

H

 

L

 

 

L

 

X

 

L-H

D

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

WRITE Cycle, Continue Burst

Next

 

H

X

 

X

L

 

X

 

H

 

L

 

 

L

 

X

 

L-H

D

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

READ Cycle, Suspend Burst

Current

 

X

X

 

X

L

 

H

 

H

 

H

 

 

H

 

L

 

L-H

Q

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Notes:

2.X = “Don't Care.” H = Logic HIGH, L = Logic LOW.

3.WRITE = L when any one or more Byte Write enable signals and BWE = L or GW = L. WRITE = H when all Byte write enable signals, BWE, GW = H.

4.The DQ pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.

5.CE1, CE2, and CE3 are available only in the TQFP package. BGA package has only 2 chip selects CE1 and CE2.

6.The SRAM always initiates a read cycle when ADSP is asserted, regardless of the state of GW, BWE, or BWX. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to tri-state. OE is a don't care for the remainder of the write cycle.

7.OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle all data bits are Tri-State when OE is inactive or when the device is deselected, and all data bits behave as output when OE is active (LOW).

Document #: 38-05383 Rev. *E

Page 9 of 31

[+] Feedback

Image 9
Contents Functional Description1 FeaturesSelection Guide 250 MHz 200 MHz 167 MHz UnitLogic Block Diagram CY7C1442AV33 2M x Logic Block Diagram CY7C1440AV33 1M xCY7C1440AV33 CY7C1442AV33 2M x Pin Configurations Pin Tqfp PinoutCY7C1442AV33 2M x Pin Definitions Name DescriptionByte Write Select Inputs, active LOW. Qualified with Power supply for the I/O circuitry Power supply inputs to the core of the deviceGround for the core of the device Ground for the I/O circuitryFunctional Overview Interleaved Burst Address Table Mode = Floating or VDD Linear Burst Address Table Mode = GNDZZ Mode Electrical Characteristics Truth Table for Read/Write4, 8 Truth Table for Read/Write4,8,9Write Cycle, Suspend Burst Function CY7C1440AV33TAP Controller State Diagram TAP Controller Block DiagramIeee 1149.1 Serial Boundary Scan Jtag Performing a TAP Reset TAP RegistersTAP Instruction Set Bypass TAP Timing3V TAP AC Test Conditions TAP AC Switching Characteristics Over the operating Range105V TAP AC Test Conditions 5V TAP AC Output Load EquivalentIdentification Register Definitions TAP DC Electrical Characteristics And Operating ConditionsScan Register Sizes Identification CodesSAMPLE/PRELOAD Ball Fbga Boundary Scan Order 14,15Bypass CY7C1440AV33 1M x 36, CY7C1442AV33 2M x Bit # Ball IDCY7C1446AV33 512K x Bit # Ball ID Ball Fbga Boundary Scan Order 14Maximum Ratings Electrical Characteristics Over the Operating Range17Operating Range Ambient RangeCapacitance19 Thermal ResistanceAC Test Loads and Waveforms 250 200 167 Parameter Description Unit Min Switching Characteristics Over the Operating Range 24Min Max Set-up TimesRead Cycle Timing26 Switching WaveformsWrite Cycle Timing26 CLZ Read/Write Cycle Timing26, 28DON’T Care ZZ Mode Timing30Ordering Information 250 Pin Tqfp 14 x 20 x 1.4 mm Package DiagramsBall Fbga 15 x 17 x 1.4 mm Ball Fbga 14 x 22 x 1.76 mm Issue Date Orig. Description of Change Document HistoryDocument Number Updated the Ordering Information table AC Switching Characteristics table473650 VKN