Cypress CY7C1543V18, CY7C1545V18 TAP AC Switching Characteristics, TAP Timing and Test Conditions

Page 16

CY7C1541V18, CY7C1556V18

CY7C1543V18, CY7C1545V18

TAP AC Switching Characteristics

Over the Operating Range [16, 17]

Parameter

Description

Min

Max

Unit

tTCYC

TCK Clock Cycle Time

50

 

ns

tTF

TCK Clock Frequency

 

20

MHz

tTH

TCK Clock HIGH

20

 

ns

tTL

TCK Clock LOW

20

 

ns

Setup Times

 

 

 

 

 

 

 

 

 

tTMSS

TMS Setup to TCK Clock Rise

5

 

ns

tTDIS

TDI Setup to TCK Clock Rise

5

 

ns

tCS

Capture Setup to TCK Rise

5

 

ns

Hold Times

 

 

 

 

tTMSH

TMS Hold after TCK Clock Rise

5

 

ns

tTDIH

TDI Hold after Clock Rise

5

 

ns

tCH

Capture Hold after Clock Rise

5

 

ns

Output Times

 

 

 

 

 

 

 

 

 

tTDOV

TCK Clock LOW to TDO Valid

 

10

ns

tTDOX

TCK Clock LOW to TDO Invalid

0

 

ns

TAP Timing and Test Conditions

Figure 2 shows the TAP timing and test conditions. [17]

Figure 2. TAP Timing and Test Conditions

 

 

 

0.9V

 

 

 

 

 

 

50Ω

 

 

 

 

 

 

 

 

 

 

 

 

TDO

 

 

 

 

 

 

Z0

= 50Ω

 

 

 

CL = 20 pF

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

ALL INPUT PULSES

1.8V

0.9V

0V

(a)GND

Test Clock

TCK

Test Mode Select

TMS

Test Data In

TDI

Test Data Out

TDO

tTH

tTMSS

tTDIS

tTL

tTCYC

tTMSH

tTDIH

tTDOV

 

 

 

 

t

 

 

 

 

 

 

 

 

TDOX

Notes

16.tCS and tCH refer to the setup and hold time requirements of latching data from the boundary scan register.

17.Test conditions are specified using the load in TAP AC Test Conditions. tR/tF = 1 ns.

Document Number: 001-05389 Rev. *F

Page 16 of 28

[+] Feedback

Image 16
Contents Features ConfigurationsFunctional Description Selection GuideLogic Block Diagram CY7C1556V18 Logic Block Diagram CY7C1541V18Doff Logic Block Diagram CY7C1543V18 Logic Block Diagram CY7C1545V18Pin Configuration Ball Fbga 15 x 17 x 1.4 mm PinoutCY7C1541V18 8M x CY7C1556V18 8M xWPS BWS CY7C1543V18 4M xCY7C1545V18 4M x Pin Name Pin Description Pin DefinitionsNegative Input Clock Input Power Supply Inputs to the Core of the Device Power Supply Inputs for the Outputs of the DeviceTDO for Jtag TCK Pin for JtagFunctional Overview Read OperationsWrite Operations Byte Write OperationsValid Data Indicator Qvld Application ExampleDepth Expansion Programmable ImpedanceTruth Table Write Cycle DescriptionsOperation CommentsWrite cycle description table for CY7C1556V18 follows Write cycle description table for CY7C1545V18 followsDevice Into the device. D359 remains unalteredIeee 1149.1 Serial Boundary Scan Jtag Sample Z TAP Controller State Diagram State diagram for the TAP controller follows.12TAP Controller Block Diagram TAP Electrical CharacteristicsTAP AC Switching Characteristics TAP Timing and Test ConditionsIdentification Register Definitions Scan Register SizesRegister Name Bit Size Instruction Code DescriptionBit # Bump ID Power Up Sequence Power Up Sequence in QDR-II+ SramDLL Constraints Electrical Characteristics DC Electrical CharacteristicsMaximum Ratings Operating RangeCapacitance AC Electrical CharacteristicsParameter Description Test Conditions Max Unit Parameter Description Test Conditions Fbga Unit Thermal ResistanceThermal Resistance Junction to Case Switching Characteristics Consortium Description 375 MHz 333 MHz 300 MHz UnitParameter Min Max HighSwitching Waveforms Read/Write/Deselect Sequence 31, 32Ordering Information 300 Package Diagram Ball Fbga 15 x 17 x 1.4 mmVEE IGSNXR VKN/FSU