Cypress CY7C1413JV18, CY7C1426JV18, CY7C1411JV18 Power Up Sequence in QDR-II Sram, DLL Constraints

Page 19

CY7C1411JV18, CY7C1426JV18 CY7C1413JV18, CY7C1415JV18

Power Up Sequence in QDR-II SRAM

QDR-II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations.

Power Up Sequence

Apply power and drive DOFF either HIGH or LOW (all other inputs can be HIGH or LOW).

Apply VDD before VDDQ.

Apply VDDQ before VREF or at the same time as VREF.

Drive DOFF HIGH.

DLL Constraints

DLL uses K clock as its synchronizing input. The input must have low phase jitter, which is specified as tKC Var.

The DLL functions at frequencies down to 120 MHz.

If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide1024 cycles stable clock to relock to the desired clock frequency.

Provide stable DOFF (HIGH), power and clock (K, K) for 1024 cycles to lock the DLL.

K

K

VDD/ VDDQ

DOFF

Figure 3. Power Up Waveforms

~ ~

 

~ ~

 

Unstable Clock

> 1024 Stable clock

Start Normal

 

 

Operation

Clock Start (Clock Starts after VDD/ V DDQ Stable)

VDD/ V DDQ Stable (< +/- 0.1V DC per 50ns )

Fix High (or tie to VDDQ)

Document Number: 001-12557 Rev. *C

Page 19 of 28

[+] Feedback

Image 19
Contents Selection Guide FeaturesConfigurations Functional DescriptionLogic Block Diagram CY7C1426JV18 Logic Block Diagram CY7C1411JV18Doff Logic Block Diagram CY7C1415JV18 Logic Block Diagram CY7C1413JV18CY7C1426JV18 4M x Pin ConfigurationBall Fbga 15 x 17 x 1.4 mm Pinout CY7C1411JV18 4M xWPS BWS CY7C1413JV18 2M xCY7C1415JV18 1M x Pin Name Pin Description Pin DefinitionsTDO for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device Is Referenced With Respect toFunctional Overview Echo Clocks Application ExampleDepth Expansion Programmable ImpedanceComments Truth TableWrite Cycle Descriptions OperationBWS0 Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram TAP Electrical Characteristics TAP Controller Block Diagram TAP Timing and Test Conditions TAP AC Switching CharacteristicsScan Register Sizes Identification Register DefinitionsInstruction Codes Bit # Bump ID Boundary Scan OrderPower Up Sequence Power Up Sequence in QDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings AC Electrical Characteristics Parameter Description Test Conditions Fbga Unit CapacitanceThermal Resistance Parameter Description Test Conditions Max UnitDLL Timing Switching CharacteristicsHigh LOWRead/Write/Deselect Sequence 27, 28 Switching WaveformsOrdering Information 200 Ball Fbga 15 x 17 x 1.40 mm Package DiagramWorldwide Sales and Design Support Products PSoC Solutions Sales, Solutions, and Legal Information