Cypress CY7C68014A, CY7C68013 manual Flagb, Flagc, CTL3, CTL4, CTL5, INT4, INT5#, RXD1, TXD1, RXD0

Page 27

 

 

 

 

 

 

 

 

 

 

CY7C68013A, CY7C68014A

 

 

 

 

 

 

 

 

 

 

CY7C68015A, CY7C68016A

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 11. FX2LP Pin Descriptions (continued)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

128

100

56

56

56 VF-

Name

Type

Default

Description

 

 

TQFP

TQFP

SSOP

QFN

BGA

 

 

 

 

 

 

 

70

55

37

30

7G

CTL1 or

O/Z

H

Multiplexed pin whose function is selected by the

 

 

 

 

 

 

 

 

 

FLAGB

 

 

following bits:

 

 

 

 

 

 

 

 

 

 

 

IFCONFIG[1..0].

 

 

 

 

 

 

 

 

 

 

 

CTL1 is a GPIF control output.

 

 

 

 

 

 

 

 

 

 

 

FLAGB is a programmable slave-FIFO output status

 

 

 

 

 

 

 

 

 

 

 

flag signal.

 

 

 

 

 

 

 

 

 

 

 

Defaults to FULL for the FIFO selected by the

 

 

 

 

 

 

 

 

 

 

 

FIFOADR[1:0] pins.

 

71

56

38

31

8H

CTL2 or

O/Z

H

Multiplexed pin whose function is selected by the

 

 

 

 

 

 

 

 

 

FLAGC

 

 

following bits:

 

 

 

 

 

 

 

 

 

 

 

IFCONFIG[1..0].

 

 

 

 

 

 

 

 

 

 

 

CTL2 is a GPIF control output.

 

 

 

 

 

 

 

 

 

 

 

FLAGC is a programmable slave-FIFO output status

 

 

 

 

 

 

 

 

 

 

 

flag signal.

 

 

 

 

 

 

 

 

 

 

 

Defaults to EMPTY for the FIFO selected by the

 

 

 

 

 

 

 

 

 

 

 

FIFOADR[1:0] pins.

 

66

51

 

 

 

 

 

CTL3

O/Z

H

CTL3 is a GPIF control output.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

67

52

 

 

 

 

 

CTL4

Output

H

CTL4 is a GPIF control output.

 

 

98

76

 

 

 

 

 

CTL5

Output

H

CTL5 is a GPIF control output.

 

 

 

 

 

 

 

 

 

 

 

 

32

26

20

13

2G

IFCLK on

IO/Z

Z

Interface Clock, used for synchronously clocking data

 

 

 

 

 

 

 

 

 

CY7C68013A

 

 

into or out of the slave FIFOs. IFCLK also serves as a

 

 

 

 

 

 

 

 

and

 

 

timing reference for all slave FIFO control signals and

 

 

 

 

 

 

 

 

CY7C68014A

 

 

GPIF. When internal clocking is used (IFCONFIG.7 = 1)

 

 

 

 

 

 

 

 

 

 

 

the IFCLK pin can be configured to output 30/48 MHz

 

 

 

 

 

 

 

 

 

 

 

by bits IFCONFIG.5 and IFCONFIG.6. IFCLK may be

 

 

 

 

 

 

 

 

 

 

 

inverted, whether internally or externally sourced, by

 

 

 

 

 

 

 

 

 

 

 

setting the bit IFCONFIG.4 =1.

 

 

 

 

 

 

 

 

------------------

-----------

----------

-----------------------------------------------------------------------

 

 

 

 

 

 

 

 

 

PE0 on

IO/Z

I

PE0 is a bidirectional IO port pin.

 

 

 

 

 

 

 

 

CY7C68015A

 

 

 

 

 

 

 

 

 

 

 

 

and

 

 

 

 

 

 

 

 

 

 

 

 

CY7C68016A

 

 

 

 

 

28

22

 

 

 

 

 

INT4

Input

N/A

INT4 is the 8051 INT4 interrupt request input signal. The

 

 

 

 

 

 

 

 

 

 

 

 

INT4 pin is edge-sensitive, active HIGH.

 

106

84

 

 

 

 

 

INT5#

Input

N/A

INT5# is the 8051 INT5 interrupt request input signal.

 

 

 

 

 

 

 

 

 

 

 

 

The INT5 pin is edge-sensitive, active LOW.

 

31

25

 

 

 

 

 

T2

Input

N/A

T2 is the active-HIGH T2 input signal to 8051 Timer2,

 

 

 

 

 

 

 

 

 

 

 

 

which provides the input to Timer2 when C/T2 = 1.

 

 

 

 

 

 

 

 

 

 

 

When C/T2 = 0, Timer2 does not use this pin.

 

30

24

 

 

 

 

 

T1

Input

N/A

T1 is the active-HIGH T1 signal for 8051 Timer1, which

 

 

 

 

 

 

 

 

 

 

 

 

provides the input to Timer1 when C/T1 is 1. When C/T1

 

 

 

 

 

 

 

 

 

 

 

is 0, Timer1 does not use this bit.

 

29

23

 

 

 

 

 

T0

Input

N/A

T0 is the active-HIGH T0 signal for 8051 Timer0, which

 

 

 

 

 

 

 

 

 

 

 

 

provides the input to Timer0 when C/T0 is 1. When C/T0

 

 

 

 

 

 

 

 

 

 

 

is 0, Timer0 does not use this bit.

 

53

43

 

 

 

 

 

RXD1

Input

N/A

RXD1is an active-HIGH input signal for 8051 UART1,

 

 

 

 

 

 

 

 

 

 

 

 

which provides data to the UART in all modes.

 

52

42

 

 

 

 

 

TXD1

Output

H

TXD1is an active-HIGH output pin from 8051 UART1,

 

 

 

 

 

 

 

 

 

 

 

 

which provides the output clock in sync mode, and the

 

 

 

 

 

 

 

 

 

 

 

output data in async mode.

 

51

41

 

 

 

 

 

RXD0

Input

N/A

RXD0 is the active-HIGH RXD0 input to 8051 UART0,

 

 

 

 

 

 

 

 

 

 

 

 

which provides data to the UART in all modes.

 

Document #: 38-08032 Rev. *L

 

 

 

Page 27 of 62

[+] Feedback

Image 27
Contents Cypress Semiconductor Corporation 198 Champion Court Features CY7C68013A/14A/15A/16ALogic Block Diagram Features CY7C68013A/14A onlyFeatures CY7C68015A/16A only Functional Overview ApplicationsInterrupt System USB Boot MethodsBus-powered Applications ReNumerationINT2 USB Interrupts Priority INT2VEC Value SourceFIFO/GPIF Interrupt INT4 Reset Pin Reset and WakeupProgram/Data RAM Reset Timing Values ConditionInternal Code Memory, EA = Inside FX2LP Outside FX2LPExternal Code Memory, EA = Register AddressesSize × 64 bytes Endpoints 0 × 512 bytes Setup Data BufferEndpoint Configurations High -speed Mode Endpoint RAMArchitecture 12.5 Default Full-Speed Alternate SettingsMaster/Slave Control Signals External Fifo InterfaceUSB Uploads and Downloads Autopointer AccessECC Generation7 GpifPackage Description 18 I2C ControllerCompatible with Previous Generation EZ-USB FX2 Part Number Conversion TablePE1 Pin Assignments20 CY7C68013A/14A and CY7C68015A/16A Differences Ifclk PE0128 Pin Tqfp CY7C68013A/CY7C68014ACY7C68013A/CY7C68014A CY7C68013A/CY7C68014A 56-pin Ssop Pin Assignment CY7C68013A/CY7C68014A 56-pin SsopCY7C68015A/CY7C68016A Pin QFN CY7C68013A 56-pin Vfbga Pin Assignment Top View CY7C68013A/15A Pin Descriptions FX2LP Pin Descriptions 128 100 56 VF Name Type Default56 VF Name Type Default Description FX2LP Pin DescriptionsPort FIFOADR1 IFCONFIG1..0WU2 FIFOADR0PORTCCFG.1 GPIFADR0PORTCCFG.0 GPIFADR1T2OUT Port ET0OUT T1OUTGPIFADR8 RXD1OUTINT6 T2EXCTL4 FlagbFlagc CTL3Ground FX2LP Register Summary Register SummaryRegister can only be reset, it cannot be set Epie EP0CS E6CB Flowstb DPL0 = both read/write bit ΘJc + θCa Thermal CharacteristicsAbsolute Maximum Ratings Operating ConditionsDC Characteristics AC Electrical CharacteristicsUSB Transceiver Program Memory Read ClkoutProgram Memory Read Parameters Description Min Typ Max Unit Data Memory Read CLKOUT17Data Memory Read Parameters Description Min Typ Max Unit Data Memory Write Stretch =Data Memory Write Parameters Description Min Max Unit WR# Strobe Function when Portc is Accessed by Portc Strobe Feature TimingsGpif Synchronous Signals Timing Diagram20 Gpif Synchronous SignalsSlave Fifo Synchronous Read Slave Fifo Synchronous Read Timing Diagram20Slave Fifo Asynchronous Read Slave Fifo Asynchronous Read Timing Diagram20Slave Fifo Synchronous Write Slave Fifo Synchronous Write Timing Diagram20Slave Fifo Synchronous Packet End Strobe Slave Fifo Asynchronous WriteSlave Fifo Asynchronous Packet End Strobe Slave Fifo Synchronous Write Sequence and Timing DiagramSlave Fifo Address to Flags/Data Slave Fifo Output EnableRD/WR/PKTEND to FIFOADR10 Hold Time FIFOADR10 to SLRD/SLWR/PKTEND Setup TimeSlave Fifo Synchronous Address Slave Fifo Asynchronous AddressSingle and Burst Synchronous Read Example Sequence Diagram10.17.2 Single and Burst Synchronous Write Slave Fifo Asynchronous Read Sequence and Timing Diagram20 Sequence Diagram of a Single and Burst Asynchronous ReadSlave Fifo Asynchronous Write Sequence and Timing Diagram20 Sequence Diagram of a Single and Burst Asynchronous WriteDevelopment Tool Kit Ideal for battery powered applicationsIdeal for non-battery powered applications Ordering InformationLead Shrunk Small Outline Package O56 Package DiagramsLead QFN 8 x 8 mm LF56A Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A100RA Lead Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm A128 Vfbga 5 x 5 x 1.0 mm 0.50 Pitch, 0.30 Ball BZ56 PCB Layout RecommendationsCross-section of the Area Underneath the QFN Package Quad Flat Package No Leads QFN Package Design NotesIssue Orig. Description of Change Date Pyrs Cmcc

CY7C68016A, CY7C68014A, CY7C68015A, CY7C68013 specifications

The Cypress CY7C68013, CY7C68015A, CY7C68014A, and CY7C68016A are part of Cypress Semiconductor's EZ-USB family of microcontrollers, known for their high performance and flexibility in USB applications. These devices are primarily used for USB interfacing and have gained popularity in various industries due to their robust features and capabilities.

One of the main features of the CY7C68013 is its Dual FIFO architecture, allowing for efficient data transfer between USB and the system memory. This feature optimizes throughput and reduces CPU overhead, making it an excellent choice for applications that require high-speed data exchange, such as video streaming, data acquisition, and industrial automation. The device is equipped with a USB 2.0 interface which supports full-speed operation at 12 Mbps, ensuring compatibility with a wide range of USB devices.

The CY7C68015A, a similar variant, offers additional memory options, providing users with the flexibility to select the necessary capacity for their specific applications. This part is particularly useful in scenarios that demand more users or higher data storage, making it ideal for complex USB peripherals like printers and multifunction devices. Moreover, it includes a unique capability of upgradeable firmware, ensuring that the device remains relevant and functional as technology evolves.

In contrast, the CY7C68014A stands out with its support for isochronous data transfers, making it suitable for real-time applications that require timely data delivery. This is particularly important in audio and video applications where delays can impact performance. The device incorporates advanced power management features, allowing it to operate efficiently both in low and high-power modes.

Lastly, the CY7C68016A integrates enhanced security features, positioning it as an ideal choice for applications that require data integrity and protection against unauthorized access. It supports various encryption standards and provides secure boot capabilities, making it suitable for secure environments such as financial transactions and sensitive data processing.

In summary, the CY7C68013, CY7C68015A, CY7C68014A, and CY7C68016A microcontrollers offer a versatile suite of features that cater to a wide array of USB applications. Their design emphasizes performance, flexibility, and security, making them essential components in today's rapidly evolving technology landscape. Whether in consumer electronics, industrial automation, or specialized applications, these devices provide the reliability and efficiency that engineers and developers require.