Contents
Functional Description
Features
Logic Block Diagram1, 2
Cypress Semiconductor Corporation
Top View
Pinouts
Not to scale
Byte Low Enable, Active LOW. Controls DQ7 DQ0
Output Enable, Active LOW. The active LOW
Byte High Enable, Active LOW. Controls DQ15 DQ8
Power Supply Inputs to the Device .0V +20%, -10%
Sram Write
Device Operation
Sram Read
AutoStore Operation
A15 A09 Mode Power
Hardware Recall Power Up
Mode Selection
Software Store
Data Protection
Mode Selection A15 A09
Preventing AutoStore
Noise Considerations
Operating Range
DC Electrical Characteristics
Maximum Ratings
Range
Thermal Resistance
Data Retention and Endurance
Capacitance
AC Test Conditions
Parameters Sram Read Cycle
AC Switching Characteristics
Switching Waveforms
Sram Write Cycle
Sram Read Cycle #2 CE and OE Controlled 3, 15
Sram Write Cycle #2 CE Controlled 3, 18, 19
AutoStore/Power Up Recall
Parameters Description 20 ns 25 ns 45 ns Unit Min Max
Software Controlled STORE/RECALL Cycle
Description 20 ns 25 ns 45 ns Unit Min Max
Description 20ns 25ns 45ns Unit Min Max
To Output Active Time when write latch not set
Hardware Store Cycle
Hardware Store Pulse Width
Inputs/Outputs Mode Power
Truth Table for x8 Configuration Inputs/Outputs Mode Power
Truth Table for x16 Configuration
Truth Table For Sram Operations
Ordering Information
CY14B101LA-BA25XCT
CY14B101LA-ZS25XCT
CY14B101LA-ZS25XC
CY14B101LA-BA25XC
CY14B101LA-BA45XCT
CY14B101LA-ZS45XCT
CY14B101LA-ZS45XC
CY14B101LA-BA45XC
ZS Tsop
Part Numbering Nomenclature
CY 14 B 101L A-ZS 20 X C T
Nvsram
Package Diagrams
Pin Tsop II
Ball Fbga 6 mm x 10 mm x 1.2 mm
Pin Ssop
Pin Soic
GVCH/AESA
Document History
UNC/PYRS
GVCH/PYRS
Sales, Solutions, and Legal Information
USB