3 INSTRUCTION SET

LD Y,e

Load immediate data e into Y-register

Source Format:

LD Y,e

 

 

 

 

 

 

 

Operation:

YH e7 to e4, YL

e3 to e0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

0

0

0

e7

e6

e5

e4

e3

e2

e1

e0

800H to 8FFH

 

MSB

 

 

 

 

 

LSB

Type: I

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads 8-bit immediate data e into register Y.

Example:

 

LD Y,E1H

 

 

YH register

0001

 

1110

 

YL register

1100

 

0001

LD YH,r

Load r-register into YH

Source Format:

LD YH,r

Operation:

YH

r

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

0

1

0

1

r1

r0

E94H to E97H

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type: V

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads the contents of the r-register into the four high-order bits of register Y.

Example:

 

LD YH,B

 

 

LD YH,MX

 

YH register

0000

 

0110

 

0101

 

B register

0110

 

0110

 

0110

 

Memory (MX)

0101

 

0101

 

0101

S1C6200/6200A CORE CPU MANUAL

EPSON

59