3 INSTRUCTION SET

LD XL,r

Load r-register into XL

 

 

 

 

 

Source Format:

LD XL,r

 

 

 

 

 

 

 

 

 

Operation:

XL

r

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

0

0

1

0

r1

r0

E88H to E8BH

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

 

 

Type:

V

 

 

 

 

 

 

 

 

 

 

 

 

 

Clock Cycles:

5

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Flag:

C – Not affected

 

 

 

 

 

 

 

 

 

 

Z – Not affected

 

 

 

 

 

 

 

 

 

 

D – Not affected

 

 

 

 

 

 

 

 

 

 

I – Not affected

 

 

 

 

 

 

 

 

 

Description:

Loads the contents of the r-register into the four low-order bits of register X.

Example:

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

LD XL,MY

 

 

LD XL,A

 

XL register

 

0000

 

 

0010

 

1011

 

 

A register

 

1011

 

 

1011

 

1011

 

 

Memory (MY)

 

0010

 

 

0010

 

0010

 

LD XP,r

Load r-register into XP

Source Format:

LD XP,r

Operation:

XP

r

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

0

0

0

0

r1

r0

E80H to E83H

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type: V

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads the contents of the r-register into the 4-bit page part of index register IX.

Example:

 

LD XP,B

 

 

LD XP,MX

 

XP register

1001

 

0001

 

1011

 

B register

0001

 

0001

 

0001

 

Memory (MX)

1011

 

1011

 

1011

58

EPSON

S1C6200/6200A CORE CPU MANUAL