3 INSTRUCTION SET

LD r,XH

Load XH into r-register

Source Format:

LD r,XH

Operation:

r

XH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

1

0

0

1

r1

r0

EA4H to EA7H

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type: V

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads the four high-order bits of register X into the r-register.

Example:

 

LD B,XH

 

 

LD MX,XH

 

XH register

1010

 

1010

 

1010

 

B register

0010

 

1010

 

1010

 

Memory (MX)

0000

 

0000

 

1010

LD r,XL

Load XL into r-register

Source Format:

LD r,XL

Operation:

r

XL

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

1

0

1

0

r1

r0

EA8H to EABH

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type: V

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads the four low-order bits of register X into the r-register.

Example:

 

LD MY,XL

 

 

LD A,XL

 

XL register

0000

 

0000

 

0000

 

A register

1101

 

1101

 

0000

 

Memory (MY)

0001

 

0000

 

0000

S1C6200/6200A CORE CPU MANUAL

EPSON

53