3 INSTRUCTION SET

LD r,XP

Load XP into r-register

Source Format:

LD r,XP

Operation:

r

XP

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

1

0

0

0

r1

r0

EA0H to EA3H

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type:

V

 

 

 

 

 

 

 

 

 

 

 

 

Clock Cycles:

5

 

 

 

 

 

 

 

 

 

 

 

 

 

Flag:

C – Not affected

 

Z – Not affected

 

D – Not affected

 

I – Not affected

Description:

Loads the 4-bit page part of index register IX into the r-register.

Example:

 

 

 

 

 

 

 

 

 

LD MX,XP

 

 

LD A,XP

 

XP register

1111

 

1111

 

1111

 

 

A register

0010

 

0010

 

1111

 

 

Memory (MX)

0101

 

1111

 

1111

 

LD r,YH

Load YH into r-register

Source Format:

LD r,YH

Operation:

r

YH

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

1

1

0

1

r1

r0

EB4H to EB7H

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type: V

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads the four high-order bits of register Y into the r-register.

Example:

 

LD A,YH

 

 

LD MY,YH

 

YH register

1010

 

1010

 

1010

 

A register

1100

 

1010

 

1010

 

Memory (MY)

1110

 

1110

 

1010

54

EPSON

S1C6200/6200A CORE CPU MANUAL