3 INSTRUCTION SET

LD X,e

Load immediate data e into X-register

Source Format:

LD X,e

 

 

 

 

 

 

 

Operation:

XH e7 to e4, XL

e3 to e0

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

0

1

1

e7

e6

e5

e4

e3

e2

e1

e0

B00H to BFFH

 

MSB

 

 

 

 

 

LSB

Type: I

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads 8-bit immediate data e into register X.

Example:

 

LD X,6FH

 

XH register

0000

0110

 

XL register

1011

1111

LD XH,r

Load r-register into XH

Source Format:

LD XH,r

Operation:

XH

r

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

OP-Code:

1

 

1

1

0

1

0

0

0

0

1

r1

r0

E84H to E87H

 

MSB

 

 

 

 

 

 

 

 

 

 

LSB

Type: V

Clock Cycles: 5

Flag: C – Not affected

Z– Not affected D – Not affected I – Not affected

Description: Loads the contents of the r-register into the four high-order bits of register X.

Example:

 

LD XH,A

 

 

LD XH,MY

 

XH register

0000

 

1011

 

0110

 

A register

1011

 

1011

 

1011

 

Memory (MY)

0110

 

0110

 

0110

S1C6200/6200A CORE CPU MANUAL

EPSON

57