CHAPTER 6 PERIPHERAL HARDWARE FUNCTION
104 Users Manual U10676EJ3V0UM
Figure 6-14. Block Diagram of Clock Generator (2/2)(b)
µ
PD754244 Crystal/Ceramic Oscillation
X1
X2
System
clock
oscillator
Oscillation stops
1/2 1/41/16
f
X
Divider
1/4 Φ
HALT F/F
S
RQ
S
R
Q
STOP F/F
PCC0
PCC1
PCC2
PCC3
PCC2,
PCC3
clear
HALT
Note
STOP
Note
Wait release signal from BT
PCC
4
· Basic interval timer (BT)
· Timer counter
· INT0 noise eliminator
1/1 to 1/4096
· CPU
· INT0 noise
eliminator
Divider
Selector

Internal bus

Reset signal
(selectable by mask option)
Standby release signal from
interrupt controller
Note Instruction executionRemarks 1. fX: System clock frequency2. Φ = CPU clock3. PCC: Processor Clock Control Register4. One clock cycle (tCY) of the CPU clock is equal to one machine cycle of the instruction.