Clocking the DAC | DaqBoard/500 Only | DaqBoard/500 Only |
The DaqBoard/500 includes two DAC channels.
The clock source of the primary DAC0 channel may be any of the following:
oDAC0 Pacer Clock
oExternal Event (DACLKIN).
The clock source for the secondary DAC1 channel is limited to the following sources:
oDAC1 Pacer Clock
oChannel 0 Clock Source.
DAC Software Update
A single D/A conversion may be initiated by an asynchronous software update. The DAC will output the data sample for the selected DAC channel.
DAC Pacer Clocking
A series of DAC conversions may be controlled by the
DAC External Event Clocking
Conversions may also be caused by an external event. DACLKIN is an edge sensitive input that can be programmed to cause conversions. The DACLKIN is selectable as either rising or falling edge sensitive.
DAC Maximum Clock Rate
The maximum rate which the DAC should be clocked and retain optimal accuracy is limited by the DAC chip itself. These limits may not be exceeded. If the pacer clock is run faster, some of the clock pulses will be ignored by the circuitry, and the clock error flag will set.
Digital Acquisition
The boards support 24 bits of LSTTL compatible digital I/O. All ports are terminated to +5 V with 4.7 KΩ
Digital Input/Output -- Ports A, B, and C
The 24 digital I/O signals from three
oA0 through A7 o B0 through B7 o C0 through C7
For pin identities refer to the pinout in chapter 2.
Each of the three ports can be individually programmed as either an input or output.
DaqBoard/500 Series | 988994 | Software and Board Operation |