Intel 21555 user manual Header Type Register, BiST Register, Offsets Primary MLT Secondary MLT

Page 153

List of Registers

Table 66. Primary Latency and Secondary Master Latency Timer Registers

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Offsets

 

 

 

 

Primary MLT

Secondary MLT

 

 

 

 

 

 

 

 

 

 

 

 

 

Primary byte

 

 

 

 

0Dh

4Dh

 

 

 

 

 

 

 

 

 

 

 

 

 

Secondary byte

 

 

 

 

4Dh

0Dh

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Bit

Name

R/W

Description

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Master latency timer for the corresponding interface. Indicates the number of PCI

 

 

 

 

 

 

 

clock cycles from the assertion of FRAME# to the expiration of the timer when the

 

 

 

Master

 

 

21555 is acting as a master. All bits are writable, resulting in a granularity of 1 PCI

 

 

 

 

 

clock cycle.

 

 

 

7:0

Latency

R/W

 

 

 

 

 

 

 

 

 

 

 

Timer

 

 

• When 0, the 21555 relinquishes the bus after the first data transfer when the

 

 

 

 

 

 

 

 

21555’s PCI bus grant has been deasserted.

 

 

 

 

 

 

 

• Reset value is 00h.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 67. Header Type Register

 

 

 

 

 

 

 

 

 

 

 

 

 

• Primary byte offset: 0Eh and 4Eh

 

 

 

 

• Secondary byte offset: 0Eh and 4Eh

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Bit

 

Name

 

R/W

Description

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

7:0

 

Header

 

R

 

Defines the layout of addresses 00h through 3Fh in configuration space.

 

 

Type

 

 

Reads as 00h indicating a Type 0 header format.

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Table 68. BiST Register

The 21555 does not implement self-test internally and does not directly use the BiST register. However, some form of self-test may be desired in the subsystem so mechanisms are provided by the 21555 to support vendor-specific usage of the BiST register. The default value of this register is 00h after reset assertion, which indicates that BiST is not supported. However, after reset the 21555 allows this field to be automatically preloaded with a value from the serial ROM (when attached) or programmed via the secondary interface by the local process

Primary byte offset: 0Fh and 4Fh

Secondary byte offset: 0Fh and 4Fh

Bit

Name

R/W

Description

 

 

 

 

 

 

 

The completion code can only be written by the secondary interface (at

3:0

Completion

R/(WS)

secondary offset 0Fh or offset 4Fh). A Completion Code value of 0h indicates

Code

that the device passed its self-test. Any non-zero value in the Completion

 

 

 

 

 

Code indicates that the device failed its self-test.

 

 

 

 

5:4

Reserved

R

Reserved. Read only as 0.

 

 

 

 

 

 

 

This bit can be written via the primary interface or secondary interface

 

 

 

configuration registers. Configuration code running on the host processor

6

Self Test

R/W

sets this bit to 1 to invoke self-test. The local processor (or some other

 

 

 

device) on the secondary interface clears this bit to 0 to indicate the

 

 

 

completion of the self-test (after first updating the Completion Code bit field).

 

 

 

 

 

 

 

This bit can be written by the secondary interface (at secondary offset 0Fh or

7

BiST

R/(WS)

offset 4Fh) or it may be preloaded using the serial ROM. A value of 1

Supported

indicates to configuration software that the device supports self-test. A value

 

 

 

 

 

of 0 indicates that the device does not support self-test.

 

 

 

 

21555 Non-Transparent PCI-to-PCI Bridge User Manual

153

Image 153
Contents Non-Transparent PCI-to- PCI Bridge Page Contents With SROM, Local, and Host Processors 10.1 Tables Figures131 148 108 Page Preface Brief description of the contents of this manual followsData Units NumberingTerm Words Bytes Bits Signal Type Abbreviations Signal NomenclatureSignal Description Type STSAccess Type Description Register AbbreviationsRegister Abbreviations Comparing a 21555 to a Transparent PPB IntroductionDram PCI ROM CPUCPU PCI Feature PPB Feature ComparisonData Buffers Architectural OverviewRegisters Control LogicMicroarchitecture Programming Notes Special ApplicationsPrimary Bus VGA Support Secondary Bus VGA SupportTransaction Forwarding ROM AccessPage Signal Descriptions Signal Pin Functional GroupsGroup by Signal Pin Description See Primary PCI Bus Interface Signals Primary PCI Bus Interface Signals Sheet 1Signal Name Type Description Ppar Primary PCI Bus Interface Signals Sheet 2Preql PstoplPrimary PCI Bus Interface 64-Bit Extension Signals Sheet 1 Primary PCI Bus Interface 64-Bit Extension SignalsPack64l Pad6332Ppar64 Primary PCI Bus Interface 64-Bit Extension Signals Sheet 2Preq64l Pad6332 , pcbel74 , and ppar64 to valid logic levelsSecondary PCI Bus Interface Signals Sheet 1 Secondary PCI Bus Interface SignalsSpar Secondary PCI Bus Interface Signals Sheet 2Sstopl StrdylSack64l Secondary PCI Bus Interface 64-Bit Extension SignalsSad6332 Scbel74Miscellaneous Signals Miscellaneous SignalsPage Address Decoding CSR Address Decoding Expansion ROM Address Mapping DecodingMemory 0 Transaction Address Decoding BAR Setup Register Example Using the BAR Setup RegistersAddress Format Direct Address TranslationDirect Offset Address Translation Lookup Table Based Address TranslationUpstream Memory 2 Window Size Address Translation Using a Lookup Table Upstream Lookup Table Address Translation Lookup Table Entry FormatLookup Table Entry Format Forwarding of 64-Bit Address Memory TransactionsIndirect I/O Transaction Generation I/O Transaction Address DecodingAddress Decoding Configuration Accesses Type 0 Accesses to 21555 Configuration SpaceSubtractive Decoding of I/O Transactions Initiation of Configuration Transactions by Address Decoding 21555 Bar Summary Bar SummaryBar Size Address Translation Page Transactions Overview PCI Bus TransactionsPosted Write Transactions Memory Write and Invalidate Transactions Memory Write Transactions3 64-bit Extension Posted Write Transaction Write Performance Tuning OptionsWrite-Through Delayed Write Transactions Delayed Read Transactions Delayed Write Transaction Target Termination ReturnsTarget Bus Response Initiator Bus Response Nonprefetchable Reads Delayed Read Transaction Target Termination ReturnsPrefetchable Read Transactions Using the 64-bit Extension Read Performance Features and Tuning OptionsPrefetchable Reads Prefetch Boundaries Prefetching64-Bit and 32-Bit Transactions Initiated by Read Queue Full Threshold TuningTarget Terminations Returned by Target TerminationsOrdering Rules Transaction Termination Errors on the Target BusTransaction Ordering Rules PCI Bus Transactions Page Power Management, Hot-Swap, and Reset Signals Power Management, Hot-Swap, and Reset Signals Sheet 1Initialization Requirements Power Management, Hot-Swap, and Reset Signals Sheet 2 Reset BehaviorSpmel SrstinlPrstl Reset Mechanisms21555 Initialization Central Function During ResetWithout Serial Preload With SROM, Local, and Host ProcessorsWithout Local Processor Power Management SupportWithout Local Processor and Serial Preload Without Host ProcessorPower Management Actions Transitions Between Power Management StatesNext Power State Action 2 PME# SupportPower Management Data Register CompactPCI Hot-Swap FunctionalityOverview of CompactPCI Controller Hardware Interface Insertion and Removal Process Prstl 332 ΩPrimary Lstat K Ω Initialization Requirements W Connected W Disconnected2a INS ENUM# 4b InsertionInitialization Requirements Primary and Secondary PCI Bus Clock Signals Sheet 1 Primary and Secondary PCI Bus Clock SignalsSignal Name Description Clocking21555 Secondary Clock Outputs Primary and Secondary PCI Bus Clock Signals Sheet 2Sclk Sclko66 MHz Support Page Parallel ROM Interface Interface SignalsSignal Type Description Name Prom Interface Signals Sheet 1Prom Interface Signals Sheet 2 Parallel and Serial ROM Connection Prom Read by CSR Access21555 WE# OE#Prom Read Timing Prom Write by CSR Access Prom Write Timing Prom Dword ReadRead and Write Strobe Timing Access Time and Strobe ControlAttaching Additional Devices to the ROM Interface Attaching Multiple Devices on the ROM Interface Srom Interface Signals Srom Interface SignalsSerial ROM Interface Sromsrom Preload OperationSrom Operation by CSR Access Srom Configuration Data Preload FormatSerial ROM Interface Srom Write All Timing Diagram Srom Erase Timing Diagram Page Secondary PCI Bus Arbitration Signals Primary PCI Bus Arbitration SignalsPrimary PCI Bus Arbitration Signals Secondary PCI Bus Arbitration SignalsSecondary Bus Arbitration Using the Internal Arbiter Primary PCI Bus ArbitrationSecondary PCI Bus Arbitration Secondary Arbiter Example Secondary Bus Arbitration Using an External Arbiter Arbiter Control RegisterBit Name Description Primary and Secondary PCI Bus Interrupt Signals Primary and Secondary PCI Bus Interrupt SignalsInterrupt and Scratchpad Registers Interrupt SupportInterrupt and Scratchpad Registers Scratchpad Registers Doorbell InterruptsPage Error Signals Error HandlingPrimary PCI Bus Error Signals Primary PCI Bus Error SignalsSecondary PCI Bus Error Signals Parity Errors Parity Error Responses Sheet 1Type PER † Action Taken Error Transaction Parity Error Responses Sheet 2 Error TransactionAsserts pperrl Asserts sperrl Parity Error Responses Sheet 3System Error SERR# Reporting Jtag Signals Jtag SignalsJtag Test Port Initialization Test Access Port ControllerInbound Message Passing I2O SupportI2O Support Outbound Message Passing 116 117 Page Reading VPD Information VPD SupportWriting VPD Information Register Summary List of RegistersRegister Cross Reference Table Theory of Operation Chapter Register Reference InformationConfiguration Space Address Register Sheet 1 Configuration RegistersByte Reset Value Write Read Register Name Preload Hex AccessConfiguration Space Address Register Sheet 2 Configuration Space Address Register Sheet 3 Configuration Space Address Register Sheet 4 Register Name Reset Value Write Access Read Access Configuration Space Address Register Sheet 5Control and Status Registers CSR Address Map Sheet 1CSR Address Map Sheet 2 CSR Address Map Sheet 3 Ffff W1TSFfff W1TC CSR Address Map Sheet 4 Primary and Secondary Address Address DecodingCSR Address Map Sheet 5 Primary CSR and Downstream Memory 0 Bara Sheet 1Secondary CSR Memory BARsa Sheet 1 Primary CSR and Downstream Memory 0 Bara Sheet 2Secondary CSR Memory BARsa Sheet 2 Primary and Secondary CSR I/O BarsaOffsets Primary CSR I/O BAR Secondary CSR I/O BAR Downstream I/O or Memory 1 and Upstream I/O or Memory 0 BAR OffsetsUpstream I/O or Memory 0 BAR Downstream Memory 2 and 3 BAR, and Upstream Memory 1 BAR Upstream Memory 2 Bar Upper 32 Bits Downstream Memory 3 BarOffsets Downstream I/O or Memory Translated BaseXlatbase Downstream Upstream Offsets Memory Translated Base Upstream I/O or Memory Setup 139 Upper 32 Bits Downstream Memory 3 Setup Register Configuration Transaction Generation RegistersCfgaddr Downstream and Upstream Configuration Address RegistersCfgdata Configuration Own Bits RegisterConfiguration CSR Sheet 1 Downstream I/O Address and Upstream I/O Address Registers Configuration CSR Sheet 2Offset Downstream I/O Address Upstream I/O Address Ioaddr IAO Own Bits Registers Downstream I/O Data and Upstream I/O Data RegistersOffsets Downstream I/O Data Upstream I/O Data IodataO CSR Lookup Table Offset RegisterLutoffset PCI Registers Configuration RegistersLookup Table Data Register Upstream Memory 2 Lookup TableSecondary Interface Configuration Space Address Map Primary Interface Configuration Space Address MapVendor ID Register Device ID RegisterPrimary and Secondary Command Registers Primary and Secondary Command Registers Sheet 1Offsets Primary Command Secondary Command Primary and Secondary Status Registers Sheet 1 Primary and Secondary Command Registers Sheet 2SERR# Offsets Primary Status Secondary StatusRevision ID Rev ID Register Primary and Secondary Status Registers Sheet 2Primary and Secondary Cache Line Size Registers Primary and Secondary Class Code RegistersOffsets Primary Class Code Secondary Class Code Offsets Primary Cache Line Size Secondary Cache Line SizeHeader Type Register BiST RegisterOffsets Primary MLT Secondary MLT Subsystem ID Register Subsystem Vendor ID RegisterEnhanced Capabilities Pointer Register Primary and Secondary Interrupt Line RegistersPrimary and Secondary Interrupt Pin Registers Primary and Secondary Minimum Grant RegistersPrimary and Secondary Maximum Latency Registers Device-Specific Control and Status Registers Device-Specific Control and Status Address MapChip Control 0 Register Sheet 1 Chip Control 0 Register Sheet 2 Chip Control 0 Register Sheet 3 Chip Control 0 Register Sheet 4 Chip Control 1 Register Sheet 1 Chip Control 1 Register Sheet 2 Chip Control 1 Register Sheet 3 Chip Status RegisterI20ENA 163 Rots Generic Own Bits RegisterI2O Outbound PostList Status 16.6 I2O RegistersI2O Outbound PostList Interrupt Mask I2O Inbound PostList StatusI2O Inbound Queue I2O Inbound PostList Interrupt MaskI2O Outbound Queue I2OOUT PI2O Inbound PostList Tail Pointer I2O Inbound FreeList Head PointerI2O Outbound FreeList Tail Pointer I2O Outbound PostList Head PointerI2O Inbound FreeList Counter I2O Inbound PostList CounterLdipc W1TLS Ldifc W1TLSI2O Outbound PostList Counter I2O Outbound FreeList CounterLdopc W1TLS Chip Status CSR Interrupt RegistersChip Set IRQ Mask Register PMD0 W1TCChip Clear IRQ Mask Register Upstream Page Boundary IRQ 0 RegisterPAGE0IRQ W1TC Upstream Page Boundary IRQ 1 Register Upstream Page Boundary IRQ Mask 0 RegisterUpstream Page Boundary IRQ Mask 1 Register Primary Set IRQ and Secondary Set IRQ Registers Primary Clear IRQ and Secondary Clear IRQ RegistersPrimary Clear IRQ Secondary Clear IRQ Primary Set IRQScratchpad 0 Through Scratchpad 7 Registers Sheet 1 Primary Set IRQ Mask and Secondary Set IRQ Mask RegistersPrimary Clear IRQ Mask Secondary Clear IRQ Mask Secondary Set IRQ MaskProm Registers Scratchpad 0 Through Scratchpad 7 Registers Sheet 2Primary Expansion ROM BAR Sequence on Primary Expansion ROM Setup RegisterROM Setup Register ROM Data RegisterRomdata ROM Address Register ROM Control Register Sheet 1Romaddr Srom Registers Mode Setting Configuration Register Sheet 1ROM Control Register Sheet 2 SrompollMode Setting Configuration Register Sheet 2 Serial Preload Sequence Sheet 1Byte Description Offset Serial Preload Sequence Sheet 2 Serial Preload Sequence Sheet 3 Arbiter Control Error RegistersSecondary SERR# Disable Register Primary SERR# Disable RegisterPower Management ECP ID and Next Pointer Register Init RegistersPM ECP ID APS Power Management Capabilities RegisterDSI PMEPmcsr Bridge Support Extensions Power Management Control and Status RegisterReset Control Register Power Management Data RegisterHS Next Pointer CompactPCI Hot-Swap Control Register Sheet 1Jtag Registers CompactPCI Hot-Swap Control Register Sheet 2Jtag Instruction Register Options Sheet 1 Bypass Register Jtag Instruction Register Options Sheet 2Boundary-Scan Register Boundary Scan OrderVPD Registers Vital Product Data VPD ECP ID and Next Pointer RegisterVPD ECP VPD Data Register Vital Product Data VPD Address RegisterPage Acronyms Acronyms CSR Index140
Related manuals
Manual 26 pages 60.05 Kb

21555 specifications

The Intel 21555 is a prominent microprocessor developed by Intel, designed to cater to a variety of computing needs. This processor marks a significant step forward in Intel's lineup and underscores the company's commitment to advancing technology in personal computing, enterprise solutions, and beyond.

One of the standout features of the Intel 21555 is its advanced architecture. It utilizes a multi-core design, enabling improved performance through parallel processing. This architecture allows multiple applications to run seamlessly without a decline in speed. The cores are built on a cutting-edge manufacturing process that enhances energy efficiency while maintaining high clock speeds.

The Intel 21555 supports a wide range of technologies, including Intel Turbo Boost, which enables dynamic adjustments to the processor’s performance based on workload demands. This feature allows the processor to accelerate its speed during intensive tasks, providing users with a responsive experience when it matters the most.

Another key characteristic of the Intel 21555 is its support for integrated graphics. With Intel UHD Graphics technology, users can enjoy enhanced visuals for everyday tasks such as video playback, web browsing, and light gaming. This eliminates the need for a separate graphics card for many users, particularly in home office or light gaming scenarios.

Security is a significant focus in the design of the Intel 21555. It includes built-in hardware-based security features like Intel Trusted Execution Technology and Secure Boot. These features help protect against various types of threats, ensuring that user data remains secure from malicious attacks.

The Intel 21555 is also optimized for use with Intel's platform technologies, including Intel Optane memory and Intel Rapid Storage Technology. These technologies work together to deliver faster boot times and improved system responsiveness, making computing more efficient for users.

Furthermore, the Intel 21555 is designed to support virtualization technologies, allowing multiple operating systems to run concurrently without compromising performance. This is particularly useful for developers and businesses that rely on virtualization for testing and development environments.

In summary, the Intel 21555 is a powerful and versatile processor that reflects Intel's ongoing innovation in the computing space. With its multi-core architecture, enhanced graphics capabilities, strong security features, and advanced technologies, it stands out as an excellent choice for a wide range of applications, serving both casual users and professionals alike.