AMD Sempron™ Processor Model 10 with 256K L2 Cache Data Sheet |
6.2333 FSB AMD Sempron™ Processor Model 10 SYSCLK and SYSCLK# AC Characteristics
Table 2 shows the SYSCLK/SYSCLK# differential clock AC characteristics of this processor.
Table 2. | 333 FSB SYSCLK and SYSCLK# AC Characteristics |
|
|
| ||
|
|
|
|
|
|
|
Symbol |
| Parameter Description | Minimum | Maximum | Units | Notes |
|
|
|
|
|
|
|
|
| Clock Frequency | 50 | 166 | MHz | 1 |
|
|
|
|
|
|
|
|
| Duty Cycle | 30% | 70% |
|
|
|
|
|
|
|
|
|
t1 |
| Period | 6 |
| ns | 2, 3 |
t2 |
| High Time | 1.0 |
| ns |
|
t3 |
| Low Time | 1.0 |
| ns |
|
t4 |
| Fall Time |
| 2 | ns |
|
t5 |
| Rise Time |
| 2 | ns |
|
|
| Period Stability |
| ± 300 | ps |
|
|
|
|
|
|
|
|
Notes:
1. The AMD Athlon™ system bus operates at twice this clock frequency.
2. Circuitry driving the AMD Athlon system bus clock inputs must exhibit a suitably low
3. Circuitry driving the AMD Athlon system bus clock inputs may purposely alter the AMD Athlon system bus clock frequency (spread spectrum clock generators). In no cases can the AMD Athlon system bus period violate the minimum specification above.
AMD Athlon system bus clock inputs can vary from 100% of the specified frequency to 99% of the specified frequency at a maximum rate of 100 kHz.
Figure 8 shows a sample waveform of the SYSCLK signal.
| t2 |
|
V | t3 | |
CROSS |
| |
t5 |
| t4 |
|
| t1 |
Figure 8. SYSCLK Waveform
22 | 333 FSB AMD Sempron™ Processor Model 10 with 256K L2 Cache Specifications | Chapter 6 |