Cypress CY7C602xx manual Pinouts, CY7C60223, Pin PDIP, CY7C60113, Pin SSOP, Pin SOIC, Pin QSOP

Page 3
6. Pinouts

CY7C601xx, CY7C602xx

6. Pinouts

CY7C60223

 

24-Pin PDIP

 

P3.0

1

24

P1.3/SSEL

P3.1

2

23

P1.2

SCLK/P1.4

3

22

VDD

SMOSI/P1.5

4

21

P1.1

SMISO/P1.6

5

20

P1.0

P1.7

6

19

VSS

NC

7

18

P2.0

NC

8

17

P2.1

P0.7

9

16

P0.0/CLKIN

TIO1/P0.6

10

15

P0.1/CLKOUT

TIO0/P0.5

11

14

P0.2/INT0

INT2/P0.4

12

13

P0.3/INT1

 

CY7C60113

 

28-Pin SSOP

 

VDD

1

28

VSS

P2.7

2

27

P3.7

P2.6

3

26

P3.6

P2.5

4

25

P3.5

P2.4

5

24

P3.4

P0.7

6

23

P1.7

TIO1/P0.6

7

22

P1.6/SMISO

TIO0/P0.5

8

21

P1.5/SMOSI

INT2/P0.4

9

20

P1.4/SCLK

INT1/P0.3

10

19

P1.3/SSEL

INT0/P0.2

11

18

P1.2

CLKOUT/P0.1

12

17

VDD

CLKIN/P0.0

13

16

P1.1

VSS

14

15

P1.0

Figure 6-1. Package Configurations

Top View

CY7C60223

 

24-Pin SOIC

 

NC

1

24

NC

P0.7

2

23

P1.7

TIO1/P0.6

3

22

P1.6/SMISO

TIO0/P0.5

4

21

P1.5/SMOSI

INT2/P0.4

5

20

P1.4/SCLK

INT1/P0.3

6

19

P3.1

INT0/P0.2

7

18

P3.0

CLKOUT\P0.1

8

17

P1.3/SSEL

CLKIN\P0.0

9

16

P1.2

P2.1

10

15

VDD

P2.0

11

14

P1.1

VSS

12

13

P1.0

CY7C60123 40-Pin PDIP

VDD

 

1

40

 

VSS

 

 

P4.1

 

2

39

 

P4.3

 

 

P4.0

 

3

38

 

P4.2

 

 

P2.7

 

4

37

 

P3.7

 

 

 

 

P2.6

 

5

36

 

P3.6

P2.5

 

6

35

 

P3.5

 

 

P2.4

 

7

34

 

P3.4

 

 

P2.3

 

8

33

 

P3.3

 

 

 

32

 

P2.2

 

9

 

P3.2

P2.1

 

10

31

 

P3.1

P2.0

 

11

30

 

P3.0

 

 

P0.7

 

12

29

 

P1.7

 

 

 

 

T1O1/P0.6

 

13

28

 

P1.6/SMISO

 

 

TIO0/P0.5

 

14

27

 

P1.5/SMOSI

 

 

INT2/P0.4

 

15

26

 

P1.4/SCLK

 

 

INT1/P0.3

 

16

25

 

P1.3/SSEL

 

 

 

 

INT0/P0.2

 

17

24

 

P1.2

CLKOUT/P0.1

 

18

23

 

VDD

 

 

 

 

CLKIN/P0.0

 

19

22

 

P1.1

VSS

 

20

21

 

P1.0

 

 

 

 

 

 

CY7C60223

 

24-Pin QSOP

NC

1

24

P1.7

P0.7

2

23

P1.6/SMISO

TIO1/P0.6

3

22

P1.5/SMOSI

TIO0/P0.5

4

21

P1.4/SCLK

INT2/P0.4

5

20

P3.1

INT1/P0.3

6

19

P3.0

INT0/P0.2

7

18

P1.3/SSEL

CLKOUT\P0.1

8

17

P1.2

CLKIN\P0.0

9

16

VDD

P2.1

10

15

P1.1

P2.0

11

14

P1.0

NC

12

13

VSS

CY7C60123

 

48-Pin SSOP

NC

1

48

NC

NC

2

47

NC

NC

3

46

NC

NC

4

45

NC

VDD

5

44

VSS

P4.1

6

43

P4.3

P4.0

7

42

P4.2

P2.7

8

41

P3.7

P2.6

9

40

P3.6

P2.5

10

39

P3.5

P2.4

11

38

P3.4

P2.3

12

37

P3.3

P2.2

13

36

P3.2

P2.1

14

35

P3.1

P2.0

15

34

P3.0

P0.7

16

33

P1.7

TIO1/P0.6

17

32

P1.6/SMISO

TIO0/PO.5

18

31

P1.5/SMOSI

INT2/P0.4

19

30

P1.4/SCLK

INT1/P0.3

20

29

P1.3/SSEL

INT0/P0.2

21

28

P1.2

CLKOUT/P0.1

22

27

VDD

CLKIN/P0.0

23

26

P1.1

VSS

24

25

P1.0

Document 38-16016 Rev. *E

Page 3 of 68

[+] Feedback

Image 3
Contents Cypress Semiconductor Corporation 1. Features2. Logic Block Diagram CY7C601xx, CY7C602xx3. Applications 4. Introduction5. Conventions 24-Pin PDIP Figure 6-1. Package Configurations Top View6. Pinouts CY7C60223Name CY7C601xx, CY7C602xx6.1 Pin Assignments Table 6-1. Pin AssignmentsTable 6-1. Pin Assignments continued Addr Default7. Register Summary Table 7-1. enCoRe II LV Register SummaryTable 7-1. enCoRe II LV Register Summary continued Table 8-1. CPU Registers and Register Name 8. CPU Architecture9. CPU Registers 9.1 Flags RegisterTable 9-3. CPU X Register CPUX 9.1.1 Accumulator RegisterTable 9-2. CPU Accumulator Register CPUA 9.1.2 Index RegisterOpcode 9.2 Addressing Modes9.2.1 Source Immediate Table 9-7. Source Immediate9.2.6 Destination Direct Source Immediate 9.2.5 Destination IndexedTable 9-11. Destination Indexed Example9.2.10 Destination Indirect Post Increment 10. Instruction Set Summary9.2.9 Source Indirect Post Increment Table 9-15. Source Indirect Post IncrementFlags 0x1FFF 11. Memory Organization11.1 Flash Program Memory Organization Figure 11-1. Program Memory Space with Interrupt Vector TableFigure 11-2. Data Memory Organization 11.2 Data Memory Organization11.3 Flash 11.4 SROMVariable Name 11.5.1 SWBootReset Function11.5 SROM Function Descriptions Table 11-2. SROM Function Parameters11.5.4 EraseBlock Function Settings11.5.3 WriteBlock Function Table 11-5. WriteBlock ParametersTable 11-10. Table Read Parameters Table 11-8. ProtectBlock Parameters11.5.6 EraseAll Function 11.5.7 TableRead FunctionPage 19 of 11.6 SROM Table Read Descriptioneg ti Gain value for the register at location 0x38 3.3V = Table 12-1. Oscillator Trim Values vs. Voltage Settings12. Clocking 12.1 Trim Values for the IOSCTR Register12.2.1 CPU Clock 12.2 Clock Architecture DescriptionTable 12-3. OSC Control 0 OSCCR0 0x1E0 R/W Figure 12-1. CPU Clock Block DiagramTable 12-2. CPU Clock Configuration CPUCLKCR 0x30 R/W Bit 71 ReservedTable 12-3. OSC Control 0 OSCCR0 0x1E0 R/W continued Sleep TimerSleep Timer Clock CPU when InternalTable 12-4. Clock IO Configuration CLKIOCR 0x32 R/W 12.2.2 Interval Timer Clock ITMRCLKBit 75 Reserved Figure 12-2. Programmable Interval Timer Block Diagram 12.2.3 Timer Capture Clock TCAPCLKFigure 12-3. Timer Capture Block Diagram Page 27 of Table 12-5. Timer Clock Configuration TMRCLKCR 0x31 R/WBit 40 Gain XGM Setting12.2.4 Internal Clock Trim Table 12-6. IOSC Trim IOSCTR 0x34 R/W12.3 CPU Clock During Sleep Mode 12.2.6 LPOSC TrimTable 12-8. LPOSC Trim LPOSCTR 0x36 R/W Bit 5 WDRS 13. ResetTable 13-1. System Status and Control Register CPUSCR 0xFF R/W Bit 7 GIES14. Sleep Mode 13.1 Power On Reset13.2 Watchdog Timer Reset Table 13-2. Reset Watchdog Timer RESWDT 0xE3 WFigure 14-1. Sleep Timing 14.1.1 Low Power in Sleep Mode14.1 Sleep Sequence CPUCLK IOW SLEEP BRQ BRA PDFigure 14-2. Wakeup Timing 14.2 Wakeup SequenceBit 20 VM20 15. Low Voltage Detect ControlTable 15-1. Low Voltage Control Register LVDCR 0x1E3 R/W Bit 76 Reserved Bit 54 PORLEV10Bit 72 Reserved Bit 1 LVD 15.1 POR Compare State15.2 ECO Trim Register Table 15-2. Voltage Monitor Comparators Register VLTCMP 0x1E4 RTable 16-1. P0 Data Register P0DATA0x00 R/W 16. General Purpose IO Ports16.1 Port Data Registers 16.1.1 P0 DataTable 16-3. P2 Data Register P2DATA 0x02 R/W 16.2 GPIO Port Configuration16.2.1 Int Enable 16.1.3 P2 Data16.2.9 P0.0/CLKIN Configuration 16.2.7 Output Enable16.2.6 Pull Up Enable Figure 16-1. GPIO Block Diagram16.2.10 P0.1/CLKOUT Configuration Table 16-7. P0.1/CLKOUT Configuration P01CR 0x06 R/W16.2.11 P0.2/INT0-P0.4/INT2 Configuration 16.2.14 P1.0 Configuration 16.2.12 P0.5/TIO0-P0.6/TIO1 Configuration16.2.13 P0.7 Configuration Table 16-10. P0.7 Configuration P07CR 0x0C R/WTable 16-13. P1.2 Configuration P12CR 0x0F R/W 16.2.15 P1.1 ConfigurationTable 16-12. P1.1 Configuration P11CR 0x0E R/W 16.2.16 P1.2 ConfigurationTable 16-16. P1.7 Configuration P17CR 0x14 R/W 16.2.18 P1.4-P1.6 Configuration SCLK, SMOSI, SMISOTable 16-15. P1.4-P1.6 Configuration P14CR-P16CR 0x11-0x13 R/W 16.2.19 P1.7 ConfigurationTable 16-19. P4 Configuration P4CR 0x17 R/W 16.2.21 P3 ConfigurationTable 16-18. P3 Configuration P3CR 0x16 R/W 16.2.22 P4 Configuration17. Serial Peripheral Interface SPI Figure 17-1. SPI Block DiagramTable 17-1. SPI Data Register SPIDATA 0x3C R/W 17.2 SPI Configure RegisterTable 17-2. SPI Configure Register SPICR 0x3D R/W 17.1 SPI Data RegisterCPOL Table 17-3. SPI Mode Timing vs. LSB First, CPOL, and CPHADiagram CPHATable 18-1. Free Running Timer Low Order Byte FRTMRL 0x20 R/W 18. Timer Registers17.3 SPI Interface Pins Figure 18-1. 16-Bit Free Running Counter Block Diagram18.1.2 Time Capture Table 18-2. Free Running Timer High Order Byte FRTMRH 0x21 R/WFigure 18-2. Time Capture Block Diagram Table 18-3. Timer Configuration TMRCR 0x2A R/WTable 18-7. Timer Capture 0 Falling TCAP0F 0x24 R/W Table 18-4. Capture Interrupt Enable TCAPINTE 0x2B R/WTable 18-5. Timer Capture 0 Rising TCAP0R 0x22 R/W Table 18-6. Timer Capture 1 Rising TCAP1R 0x23 R/WTable 18-9. Capture Interrupt Status TCAPINTS 0x2C R/W Table 18-8. Timer Capture 1 Falling TCAP1F 0x25 R/W18.1.3 Programmable Interval Timer Table 18-10. Programmable Interval Timer Low PITMRL 0x26 RTable 18-11. Programmable Interval Timer High PITMRH 0x27 R Table 18-12. Programmable Interval Reload Low PIRL 0x28 R/WTable 18-13. Programmable Interval Reload High PIRH 0x29 R/W Page 52 of Figure 18-3. Timer Functional Sequence DiagramFigure 18-5. Memory Mapped Registers Read and Write Timing Diagram Figure 18-4. 16-Bit Free Running Counter Loading Timing DiagramTable 19-1. Interrupt Priorities, Address, and Name Figure 19-1. Interrupt Controller Block Diagram19. Interrupt Controller 19.1 Architectural DescriptionTable 19-2. Interrupt Clear 0 INTCLR0 0xDA R/W 19.2 Interrupt Processing19.3 Interrupt Latency 19.4 Interrupt RegistersTable 19-5. Interrupt Mask 3 INTMSK3 0xDE R/W Table 19-3. Interrupt Clear 1 INTCLR1 0xDB R/WInterrupt Clear 2 INTCLR2 0xDC R/W 19.4.2 Interrupt Mask RegistersTable 19-6. Interrupt Mask 2 INTMSK2 0xDF R/W Table 19-7. Interrupt Mask 1 INTMSK1 0xE1 R/WPage 57 of Table 19-8. Interrupt Mask 0 INTMSK0 0xE0 R/W 19.4.3 Interrupt Vector Clear RegisterTable 19-9. Interrupt Vector Clear Register INTVC 0xE2 R/W Conditions 20.1 DC Characteristics20. Absolute Maximum Ratings ParameterFigure 20-1. Clock Timing 20.2 AC CharacteristicsClock SPI TimingMOSI MISO Figure 20-2. GPIO Timing DiagramSCK CPOL=0 SCK CPOL=1MOSI MISO MSB MOSIMISO SS SCK CPOL=0 SCK CPOL=1MOSI MSB 21. Ordering Information22. Package Handling SCK CPOL=0 SCK CPOL=13. DIMENSIONS IN INCHES 23. Package DiagramsFigure 23-1. 24-Pin 300-Mil SOIC S13 Figure 23-2. 24-Pin 300-Mil PDIP P13Figure 23-3. 24-Pin QSOP O241 Figure 23-4. 28-Pin 5.3 mm Shrunk Small Outline Package O28Page 65 of Figure 23-5. 40-Pin 600-Mil Molded DIP P17 Figure 23-6. 48-Pin Shrunk Small Outline Package O48Page 66 of Submission 24. Document History PageDocument Number Orig. ofProducts Sales, Solutions, and Legal InformationPSoC Solutions Worldwide Sales and Design Support