Cypress CYV15G0104TRB manual Features, Functional Description

Page 1

CYV15G0104TRB

Independent Clock HOTLink II™ Serializer and Reclocking Deserializer

Features

Second-generation HOTLink® technology

Compliant to SMPTE 292M and SMPTE 259M video standards

Single channel video serializer plus single channel video reclocking deserializer

195- to 1500-Mbps serial data signaling rate

Simultaneous operation at different signaling rates

Supports reception of either 1.485 or 1.485/1.001 Gbps data rate with the same training clock

Internal phase-locked loops (PLLs) with no external PLL components

Supports half-rate and full-rate clocking

Selectable differential PECL-compatible serial inputs

Internal DC-restoration

Redundant differential PECL-compatible serial outputs

No external bias resistors required

Internal source termination

Signaling-rate controlled edge-rates

Synchronous LVTTL parallel interface

JTAG boundary scan

Built-In Self-Test (BIST) for at-speed link testing

Link Quality Indicator

Analog signal detect

Digital signal detect

Low-power 1.8W @ 3.3V typical

Single 3.3V supply

Thermally enhanced BGA

Pb-Free package option available

0.25BiCMOS technology

Functional Description

The CYV15G0104TRB Independent Clock HOTLink II™ Serializer and Reclocking Deserializer is a point-to-point or point-to-multipoint communications building block enabling

transfer of data over a variety of high-speed serial links including SMPTE 292M and SMPTE 259M video applications. It supports signaling rates in the range of 195 to 1500 Mbps per serial link. The transmit and receive channels are independent and can operate simultaneously at different rates. The transmit channel accepts 10-bit parallel characters in an Input Register and converts them to serial data. The receive channel accepts serial data and converts it to 10-bit parallel characters and presents these characters to an Output Register. The received serial data can also be reclocked and retransmitted through the reclocker serial outputs. Figure 1 illustrates typical connections between independent video co- processors and corresponding CYV15G0104TRB chips.

The CYV15G0104TRB satisfies the SMPTE 259M and SMPTE 292M compliance as per SMPTE EG34-1999 Patho- logical Test Requirements.

As a second-generation HOTLink device, the CYV15G0104TRB extends the HOTLink family with enhanced levels of integration and faster data rates, while maintaining serial-link compatibility (data and BIST) with other HOTLink devices. The transmit (TX) channel of the CYV15G0104TRB HOTLink II device accepts scrambled 10-bit transmission characters. These characters are serialized and output from dual Positive ECL (PECL) compatible differential trans- mission-line drivers at a bit-rate of either 10- or 20-times the input reference clock for that channel.

The receive (RX) channel of the CYV15G0104TRB HOTLink

IIdevice accepts a serial bit-stream from one of two selectable PECL-compatible differential line receivers, and using a completely integrated Clock and Data Recovery PLL, recovers the timing information necessary for data reconstruction. The recovered bit-stream is reclocked and retransmitted through the reclocker serial outputs. Also, the recovered serial data is deserialized and presented to the destination host system.

The transmit and receive channels contain an independent BIST pattern generator and checker, respectively. This BIST hardware allows at-speed testing of the high-speed serial data paths in each transmit and receive section, and across the interconnecting links.

Video Coprocessor

Reclocked

Output

 

 

10

10

 

Independent

Independent

 

 

Channel

Channel

Serial

CYV15G0104TRB

CYV15G0104TRB

Links

Device

Device

 

 

10

 

 

10

 

 

 

Reclocked

 

 

Output

 

Video Coprocessor

 

Figure 1. HOTLink II™ System Connections

 

 

Cypress Semiconductor Corporation

3901 North First Street

San Jose, CA 95134

408-943-2600

Document #: 38-02100 Rev. *B

 

 

 

 

Revised July 8, 2005

[+] Feedback

Image 1
Contents Functional Description FeaturesReceive RX channel of the CYV15G0104TRB HOTLink North First Street San Jose, CA Document # 38-02100 Rev. *BTOUTB1 ± TOUTB2 ± ROUTA1 ± ROUTA2 ±Serializer Path Block Diagram Reclocking Deserializer Path Block DiagramDevice Configuration and Control Block Diagram JtagPin Configuration Top View1 20 19 18 17 16 Pin Configuration Bottom View1Receive Path Data and Status Signals Transmit Path Clock SignalsReceive Path Clock Signals Name Characteristics Signal DescriptionDevice Control Signals Internal Device Configuration Latches Device Configuration and Control Bus SignalsSignal Detect Amplitude Select Receive Channel Power ControlCYV15G0104TRB Transmit Data Path CYV15G0104TRB HOTLink II OperationREFCLKB± CYV15G0104TRB Receive Data PathSpdselb Txrateb Clock/Data Recovery Signal Detect/Link FaultSdasela TRGCLKA±Reclocker Power ControlReclocker Serial Output Drivers Output BusDevice Reset State Device Configuration and Control InterfaceLatch Types Static Latch ValuesTransmit Bist function is enabled Disables all output driversReset sampled LOW disables all output drivers Phase Alignment Buffer Document # 38-02100 Rev. *BJtag ID Jtag SupportBISTSTA, RXDA0, RXDA1 Biststart BISTSTA, RXDA0, RXDA1 = Bistwait BisterrorBistdatacompare 000 BistlastbadMaximum Ratings CYV15G0104TRB DC Electrical CharacteristicsOperating Range AC Test Loads and Waveforms CYV15G0104TRB AC Electrical CharacteristicsTxrateb = 0, Txckselb = Parameter Description Min Max UnitTxrateb = 1, Txckselb = TXRATEB= 0, Txckselb =CYV15G0104TRB Reclocker Output PLL Characteristics PLL CharacteristicsCapacitance CYV15G0104TRB HOTLink II Transmitter Switching WaveformsParameter Description Test Conditions Max Unit Transmit Interface Write Timing Txclkb selectedTxrateb = Txrate =Rxratea = Bus Configuration Write Timing Reset Lvttl in PU VCC PowerNo Connect GND GroundTXDB9 Lvttl TXDB2 LvttlRXCLKA+ Lvttl OUT Repdoa Lvttl OUTOrdering Information Package DiagramSpeed Ordering Code Package Type Operating Name RangeDocument History REV ECN no Issue ORIG. Description of Change DateFRE SUA