Cypress CYV15G0104TRB Reclocking Deserializer Path Block Diagram, Serializer Path Block Diagram

Page 3

 

 

 

 

 

CYV15G0104TRB

Reclocking Deserializer Path Block Diagram

 

 

 

 

RESET

 

 

 

 

 

JTAG

 

TRST

TRGRATEA

 

 

 

 

 

TMS

 

 

 

 

 

Boundary

 

 

x2

 

 

 

 

TCLK

TRGCLKA

 

 

 

Scan

 

 

 

 

 

TDI

 

 

 

 

 

Controller

 

 

 

 

 

 

 

TDO

SDASEL[2..1]A[1:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

LDTDEN

 

 

 

 

 

 

 

 

Receive

 

 

 

 

 

LFIA

 

 

 

 

 

 

 

INSELA

Signal

 

BISTLFSR

 

Output Register

 

 

Monitor

Shifter

 

10

 

INA2+

10

RXDA[9:0]

Data

INA1+

 

 

10

 

INA1–

Clock &

 

 

 

 

 

BISTSTA

 

 

 

 

 

 

 

 

 

 

 

 

 

INA2–

Recovery

 

 

 

2

 

 

ULCA

PLL

 

 

 

 

RXCLKA+

 

 

 

 

 

 

RXCLKA–

 

 

 

 

 

 

 

SPDSELA

 

RXBISTA[1:0]

 

 

 

 

RXPLLPDA

 

 

 

 

 

 

 

RXRATEA

 

 

 

 

 

 

 

 

 

 

 

 

Recovered Character Clock

Recovered Serial Data

 

 

ROE[2..1]A

 

 

 

 

 

Register

 

Clock Multiplier

 

 

 

 

 

Reclocker

 

ROE[2..1]A

 

 

 

ROUTA1+

 

Output PLL

 

 

 

ROUTA1–

 

 

 

 

 

 

 

 

 

 

 

 

ROUTA2+

RECLKOA

 

 

 

 

 

 

ROUTA2–

Character-Rate Clock

 

 

 

 

 

 

REPDOA

 

 

 

 

 

 

 

 

 

Bit-Rate Clock

 

 

Serializer Path Block Diagram

 

Bit-Rate Clock

 

 

= Internal Signal

 

 

 

 

 

REFCLKB+

REFCLKB–

TXRATEB

SPDSELB

Transmit PLL

TOE[2..1]B

Clock Multiplier

 

TXCLKOB

TXERRB

TXCLKB

 

TXCKSELB

TXDB[9:0]

10

0

1

Input Register

Character-Rate Clock

 

 

 

 

PABRSTB

TXBISTB

 

TOE[2..1]B

 

 

 

 

 

 

 

 

TOUTB1+

10

 

10

 

10

 

TOUTB1–

 

 

 

 

PhaseAlign-

Buffer

 

BISTLFSR

 

Shifter

TOUTB2+

 

 

TOUTB2–

 

 

 

Device Configuration and Control Block Diagram

= Internal Signal

 

 

 

 

RXRATEA

 

 

RXPLLPDA

WREN

 

TRGRATEA

Device Configuration

TXRATEB

ADDR[2:0]

TXCKSELB

and Control Interface

PABRSTB

DATA[6:0]

 

SDASEL[2..1]A[1:0]

 

 

 

 

TOE[2..1]B

 

 

ROE[2..1]A

 

 

RXBISTA[1:0]

 

 

TXBISTB

Document #: 38-02100 Rev. *B

Page 3 of 27

[+] Feedback

Image 3
Contents North First Street San Jose, CA Document # 38-02100 Rev. *B FeaturesFunctional Description Receive RX channel of the CYV15G0104TRB HOTLinkTOUTB1 ± TOUTB2 ± ROUTA1 ± ROUTA2 ±Jtag Reclocking Deserializer Path Block DiagramSerializer Path Block Diagram Device Configuration and Control Block DiagramPin Configuration Top View1 20 19 18 17 16 Pin Configuration Bottom View1Receive Path Data and Status Signals Transmit Path Clock SignalsName Characteristics Signal Description Receive Path Clock SignalsDevice Control Signals Receive Channel Power Control Device Configuration and Control Bus SignalsInternal Device Configuration Latches Signal Detect Amplitude SelectCYV15G0104TRB Transmit Data Path CYV15G0104TRB HOTLink II OperationCYV15G0104TRB Receive Data Path REFCLKB±Spdselb Txrateb TRGCLKA± Signal Detect/Link FaultClock/Data Recovery SdaselaOutput Bus Power ControlReclocker Reclocker Serial Output DriversStatic Latch Values Device Configuration and Control InterfaceDevice Reset State Latch TypesPhase Alignment Buffer Document # 38-02100 Rev. *B Disables all output driversTransmit Bist function is enabled Reset sampled LOW disables all output driversJtag Support Jtag IDBISTSTA, RXDA0, RXDA1 Bistlastbad BisterrorBiststart BISTSTA, RXDA0, RXDA1 = Bistwait Bistdatacompare 000CYV15G0104TRB DC Electrical Characteristics Maximum RatingsOperating Range AC Test Loads and Waveforms CYV15G0104TRB AC Electrical CharacteristicsTXRATEB= 0, Txckselb = Parameter Description Min Max UnitTxrateb = 0, Txckselb = Txrateb = 1, Txckselb =CYV15G0104TRB Reclocker Output PLL Characteristics PLL CharacteristicsTransmit Interface Write Timing Txclkb selected CYV15G0104TRB HOTLink II Transmitter Switching WaveformsCapacitance Parameter Description Test Conditions Max UnitTxrate = Txrateb =Rxratea = Bus Configuration Write Timing GND Ground VCC PowerReset Lvttl in PU No ConnectRepdoa Lvttl OUT TXDB2 LvttlTXDB9 Lvttl RXCLKA+ Lvttl OUTPackage Type Operating Name Range Package DiagramOrdering Information Speed Ordering CodeSUA REV ECN no Issue ORIG. Description of Change DateDocument History FRE