Cypress CY7C1354CV25, CY7C1356CV25 manual Pin Configurations Ball Fbga Pinout

Page 5

CY7C1354CV25

CY7C1356CV25

Pin Configurations (continued)

165-Ball FBGA Pinout

CY7C1354CV25 (256K × 36)

 

1

2

3

 

4

 

5

 

 

6

 

7

 

 

 

 

8

 

 

 

 

 

9

10

11

A

NC/576M

A

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

A

A

NC

 

CE

1

 

BW

c

 

BW

b

 

CE

3

 

CEN

 

 

ADV/LD

 

B

NC/1G

A

CE2

 

 

d

 

 

 

a

CLK

 

 

 

 

 

 

 

 

 

 

 

 

 

NC/18M

A

NC

 

BW

 

BW

 

WE

OE

C

DQPc

NC

VDDQ

 

VSS

 

 

VSS

 

VSS

 

VSS

VSS

VDDQ

NC

DQPb

D

DQc

DQc

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQb

DQb

E

DQc

DQc

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQb

DQb

F

DQc

DQc

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQb

DQb

G

DQc

DQc

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQb

DQb

H

NC

NC

 

NC

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

NC

NC

ZZ

J

DQd

DQd

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

DQa

K

DQd

DQd

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

DQa

L

DQd

DQd

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

DQa

M

DQd

DQd

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

DQa

N

DQPd

NC

VDDQ

 

VSS

 

 

NC

 

NC

 

 

NC

VSS

VDDQ

NC

DQPa

P

NC/144M

NC/72M

 

A

 

A

 

 

TDI

 

A1

TDO

 

 

A

A

A

NC/288M

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

MODE

NC/36M

 

A

 

A

 

 

TMS

 

A0

 

TCK

 

 

A

A

A

A

 

 

 

 

 

 

 

CY7C1356CV25 (512K × 18)

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

1

2

3

 

4

 

5

 

 

6

 

7

 

 

 

 

8

 

 

 

 

 

9

10

11

A

NC/576M

A

 

 

 

 

 

 

 

 

NC

 

 

 

 

 

 

 

 

 

 

 

 

 

A

A

A

 

CE

1

 

BW

b

 

 

 

CE

3

 

CEN

 

ADV/LD

 

B

NC/1G

A

CE2

 

NC

 

 

 

 

 

CLK

 

 

 

 

 

 

 

 

 

 

NC/18M

A

NC

 

 

 

BW

 

 

 

 

 

 

 

 

 

 

 

 

a

 

 

 

WE

 

OE

C

NC

NC

VDDQ

 

VSS

 

 

VSS

 

VSS

 

VSS

VSS

VDDQ

NC

DQPa

D

NC

DQb

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

NC

DQa

E

NC

DQb

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

NC

DQa

F

NC

DQb

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

NC

DQa

G

NC

DQb

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

NC

DQa

H

NC

NC

 

NC

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

NC

NC

ZZ

J

DQb

NC

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

NC

K

DQb

NC

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

NC

L

DQb

NC

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

NC

M

DQb

NC

VDDQ

 

VDD

 

 

VSS

 

VSS

 

VSS

VDD

VDDQ

DQa

NC

N

DQPb

NC

VDDQ

 

VSS

 

 

NC

 

NC

 

 

NC

VSS

VDDQ

NC

NC

P

NC/144M

NC/72M

 

A

 

A

 

 

TDI

 

A1

 

TDO

 

 

A

A

A

NC/288M

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

R

MODE

NC/36M

 

A

 

A

 

 

TMS

 

A0

 

TCK

 

 

A

A

A

A

Document #: 38-05537 Rev. *H

Page 5 of 28

[+] Feedback

Image 5
Contents Logic Block Diagram-CY7C1354CV25 256K x FeaturesFunctional Description1 Cypress Semiconductor CorporationMaximum Access Time Maximum Operating Current Logic Block Diagram-CY7C1356CV25 512K xSelection Guide 250 MHz 200 MHz 166 MHz UnitCY7C1354CV25 256K × Pin Configurations Pin Tqfp PinoutCY7C1354CV25 256K × Pin Configurations Ball BGA PinoutPin Configurations Ball Fbga Pinout Pin Definitions Burst Read Accesses Single Read AccessesSingle Write Accesses Functional OverviewZZ Mode Electrical Characteristics Interleaved Burst Address Table Mode = Floating or VDDLinear Burst Address Table Mode = GND Partial Write Cycle Description2, 3, 4 Sleep ModeFunction CY7C1354CV25 BW d BW c BW b BW a Function CY7C1356CV25 BW b BW aIeee 1149.1 Serial Boundary Scan Jtag TAP Controller Block DiagramTAP Controller State Diagram10 TAP Instruction Set Bypass RegisterParameter Description Min Max Unit Clock TAP TimingOutput Times Set-up Times5V TAP AC Output Load Equivalent 5V TAP AC Test ConditionsIdentification Register Definitions Scan Register SizesBit # Ball ID Boundary Scan Exit Order 256K ×B10 Boundary Scan Exit Order 512K ×J10 K10Maximum Ratings Electrical Characteristics Over the Operating Range14Operating Range RangeThermal Resistance16 Capacitance16AC Test Loads and Waveforms Package250 200 166 Parameter Description Unit Min Max Switching Characteristics Over the Operating Range 18Read/Write Timing23, 24 Switching WaveformsADV/LD BWX DON’T Care UndefinedNOP, Stall and Deselect CYCLES23, 24 CLK CEN ADV/LD BWXDON’T Care ZZ Mode Timing27CY7C1356CV25-166BZXI Document # 38-05537 Rev. *H Ordering InformationCY7C1356CV25-200BZXI Document # 38-05537 Rev. *H CY7C1356CV25-250BZXI Document # 38-05537 Rev. *H Pin Thin Plastic Quad Flatpack 14 x 20 x 1.4 mm Package Diagrams90±0.05 Ball BGA 14 x 22 x 2.4 mmBall Fbga 13 x 15 x 1.4 mm Document History ECN No Issue Date Orig. Description of Change

CY7C1356CV25, CY7C1354CV25 specifications

The Cypress CY7C1354CV25 and CY7C1356CV25 are high-performance, synchronous SRAM (Static Random Access Memory) devices designed for bandwidth-intensive applications. Both components are part of the Cypress family of low-power high-speed SRAMs, making them ideal for use in networking, telecommunications, and high-speed data processing systems.

One of the main features of the CY7C1354CV25 and CY7C1356CV25 is their wide data bus. The CY7C1354CV25 provides a 4 Megabit memory capacity with a 36-bit wide data interface, while the CY7C1356CV25 boosts this to 6 Megabits with a similarly wide data interface. This allows for high data throughput and efficiency in applications where quick access to large data sets is critical.

Both devices offer asynchronous write and synchronous read capabilities, enabling them to support pipelines and burst accesses effectively. The memory can be accessed in a single cycle, which considerably enhances performance in applications that require quick response times, such as high-speed packet processing in routers and switches.

The Cypress SRAMs are built using advanced CMOS technology, enabling low power consumption, which is essential for mobile and battery-operated devices. Their operating voltage range, typically between 2.7V and 3.6V, contributes to the low power profile while providing a high level of performance.

Moreover, both devices support a wide temperature range, making them suitable for industrial applications. They can operate in environments from -40°C to +125°C, ensuring reliability and performance under varying conditions. This makes the CY7C1354CV25 and CY7C1356CV25 particularly valuable for automotive and aerospace applications where temperature extremes can be encountered.

Cypress has enhanced the reliability of these SRAMs with features such as built-in error detection and correction capabilities. This ensures data integrity, which is crucial for mission-critical applications.

In summary, the Cypress CY7C1354CV25 and CY7C1356CV25 ensure tight integration of high capacity, speed, and reliability. With their advanced synchronous architecture, low power consumption, and broad temperature range, they represent an excellent choice for applications that demand high performance in challenging environments. These SRAM devices continue to meet the needs of modern electronic designs, making them a trusted solution in the industry.