CY7C1354C
CY7C1356C
Features
•
•Supports
—Available speed grades are 250, 200, and 166 MHz
•Internally
•Fully registered (inputs and outputs) for pipelined operation
•Byte Write capability
•Single 3.3V power supply (VDD)
•3.3V or 2.5V I/O power supply (VDDQ)
•Fast
—2.8 ns (for
•Clock Enable (CEN) pin to suspend operation
•Synchronous
•Available in
•IEEE 1149.1
•Burst
•“ZZ” Sleep Mode option and Stop Clock option
Functional Description[1]
The CY7C1354C and CY7C1356C are 3.3V, 256K x 36 and 512K x 18 Synchronous pipelined burst SRAMs with No Bus Latency™ (NoBL™) logic, respectively. They are designed to support unlimited true
All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which when deasserted suspends operation and extends the previous clock cycle.
Write operations are controlled by the Byte Write Selects
Three synchronous Chip Enables (CE1, CE2, CE3) and an asynchronous Output Enable (OE) provide for easy bank selection and output
Logic Block Diagram–CY7C1354C (256K x 36)
| A0, A1, A | ADDRESS |
|
|
|
|
|
|
|
|
|
|
| REGISTER 0 | A1 | D1 | Q1 | A1' |
|
|
|
|
|
| MODE |
| A0 | D0 BURST Q0 A0' |
|
|
|
|
| ||
|
| ADV/LD |
| LOGIC |
|
|
|
|
|
| |
CLK | C |
|
|
|
|
|
|
|
|
| |
| C |
|
|
|
|
|
|
|
| ||
CEN |
|
|
|
|
|
|
|
|
|
| |
|
|
|
|
|
|
|
|
|
|
| |
|
| WRITE ADDRESS | WRITE ADDRESS |
|
|
|
|
|
|
| |
|
| REGISTER 1 | REGISTER 2 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
| S | O |
| O |
|
|
|
|
|
|
|
| U | D | ||
|
|
|
|
|
|
|
| E | T | U | |
|
|
|
|
|
|
|
| P | A | T | |
|
|
|
|
|
|
|
| N | |||
|
|
|
|
|
|
|
| U | T | P | |
| ADV/LD |
|
|
|
|
|
| S | T | A | U |
|
|
|
|
|
|
| R | T | |||
|
|
| WRITE REGISTRY |
|
|
| MEMORY | E | S | B | |
| BWa |
| AND DATA COHERENCY |
|
| WRITE |
| E | |||
|
|
|
| ARRAY |
| ||||||
| BWb |
| CONTROL LOGIC |
|
| DRIVERS | A | G | T | U | |
|
|
|
|
|
| I | F | ||||
| BWc |
|
|
|
|
|
| M | S | E | |
|
|
|
|
|
|
| F | ||||
| BWd |
|
|
|
|
|
| P | E | E | E |
|
|
|
|
|
|
|
| T | R | R | |
| WE |
|
|
|
|
|
| S | R | ||
|
|
|
|
|
|
|
|
| S | I | S |
|
|
|
|
|
|
|
|
| E | N | E |
|
|
|
|
|
|
|
|
|
| G |
|
|
|
|
|
|
|
| INPUT | E |
| INPUT | E |
|
|
|
|
|
|
| REGISTER 1 |
| REGISTER 0 | ||
| OE | READ LOGIC |
|
|
|
|
|
|
|
| |
| CE1 |
|
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
| |
| CE2 |
|
|
|
|
|
|
|
|
|
|
| CE3 |
|
|
|
|
|
|
|
|
|
|
| ZZ | SLEEP |
|
|
|
|
|
|
|
| |
| CONTROL |
|
|
|
|
|
|
|
| ||
|
|
|
|
|
|
|
|
|
|
DQs DQPa DQPb DQPc DQPd
Note:
1. For
Cypress Semiconductor Corporation | • | 198 Champion Court • San Jose, CA | • | |
Document #: |
| Revised September 14, 2006 |
[+] Feedback