Ethernet Media Access Controller (EMAC) Registers | www.ti.com |
5.48 Transmit Channel 0-7 Completion Pointer Register (TXnCP)
The transmit channel
|
| Figure 87. Transmit Channel n Completion Pointer Register (TXnCP) | |
31 |
|
| 16 |
|
|
|
|
|
|
| TXnCP |
|
|
|
|
|
|
| |
15 |
|
| 0 |
|
|
|
|
|
|
| TXnCP |
|
|
|
|
|
|
| |
LEGEND: R/W = Read/Write; | |||
| Table 85. Transmit Channel n Completion Pointer Register (TXnCP) Field Descriptions | ||
|
|
|
|
Bit | Field | Value | Description |
|
|
|
|
TXnCP | Transmit channel n completion pointer register is written by the host with the buffer descriptor | ||
|
|
| address for the last buffer processed by the host during interrupt processing. The EMAC uses the |
|
|
| value written to determine if the interrupt should be deasserted. |
|
|
|
|
5.49 Receive Channel 0-7 Completion Pointer Register (RXnCP)
The receive channel
|
| Figure 88. Receive Channel n Completion Pointer Register (RXnCP) | |
31 |
|
| 16 |
|
|
|
|
|
|
| RXnCP |
|
|
|
|
|
|
| |
15 |
|
| 0 |
|
|
|
|
|
|
| RXnCP |
|
|
| |
LEGEND: R/W = Read/Write; | |||
| Table 86. Receive Channel n Completion Pointer Register (RXnCP) Field Descriptions | ||
|
|
|
|
Bit | Field | Value | Description |
|
|
|
|
RXnCP | Receive channel n completion pointer register is written by the host with the buffer descriptor | ||
|
|
| address for the last buffer processed by the host during interrupt processing. The EMAC uses the |
|
|
| value written to determine if the interrupt should be deasserted. |
|
|
|
|
122 Ethernet Media Access Controller (EMAC)/Management Data Input/Output SPRUFI5B
(MDIO) | Submit Documentation Feedback |
|
©