www.ti.com | EMAC Control Module Registers |
3.11 EMAC Control Module Transmit Interrupt Status Register (CMTXINTSTAT)
The transmit interrupt status register (CMTXINTSTAT) is shown in Figure 22 and described in Table 18.
Figure 22. EMAC Control Module Transmit Interrupt Status Register (CMTXINTSTAT)
31 |
|
|
| 16 |
| Reserved |
| ||
|
|
|
| |
|
|
| ||
15 | 8 | 7 | 0 | |
|
|
|
|
|
Reserved |
|
|
| TXPULSEINTTSTAT |
|
|
|
|
|
|
|
|
LEGEND: R = Read only;
Table 18. EMAC Control Module Transmit Interrupt Status Register (CMTXINTSTAT)
Field Descriptions
Bit | Field | Value | Description |
|
|
|
|
| Reserved | 0 | Reserved |
|
|
|
|
TXPULSEINTTSTAT[n] |
| Transmit interrupt status. Each bit shows the status of the corresponding channel n transmit | |
|
|
| interrupt. |
|
|
| Bit n = 0, channel n transmit interrupt is not pending. |
|
|
| Bit n = 1, channel n transmit interrupt is pending. |
|
|
|
|
SPRUFI5B
Submit Documentation Feedback | (MDIO) |
|
©