Omega Engineering PCI-DAS1200 manual 8254A Counter 2 Data ADC Pacer Divider Upper, Base +

Page 32

8254A COUNTER 2 DATA - ADC PACER DIVIDER UPPER

BASE + 2

READ/WRITE

7

6

5

4

2

3

1

0

 

 

 

 

 

 

 

 

D7

D6

D5

D4

D3

D2

D1

D0

 

 

 

 

 

 

 

 

Counter 1 provides the lower 16 bits of the 32-bit pacer clock divider. Its output is fed to the clock input of Counter 2 which provides the upper 16-bits of the pacer clock divider. The clock input to Counter 1 is a precision 10MHz oscillator source.

Counter 2 output is called the 'Internal Pacer' and can be selected by software to the be the ADC Pacer source. Counters 1 & 2 should be configured to operate in 8254 Mode 2.

ADC 8254 CONTROL REGISTER

BADR3 + 3

WRITE ONLY

7

6

5

4

2

3

1

0

 

 

 

 

 

 

 

 

D7

D6

D5

D4

D3

D2

D1

D0

 

 

 

 

 

 

 

 

The control register is used to set the operating Modes of 8254 Counters 0,1 & 2. A counter is configured by writing the correct Mode information to the Control Register followed by count written to the specific Counter Register.

The Counters on the 8254 are 16-bit devices. Since the interface to the 8254 is only 8-bits wide, Count data is written to the Counter Register as two successive bytes. First the low byte is written, then the high byte. The Control Register is 8-bits wide. Further information can be obtained on the 8254 data sheet, available from Intel or Harris.

7.5.2 DIGITAL I/O DATA AND CONTROL REGISTERS

The 24 DIO lines on the PCI-DAS1200 are grouped as three byte-wide I/O ports. Port assignment and functionality is identical to that of the industry standard 8255 Peripheral Interface. Please see the Intel or Harris data sheets for

more information.

DIO PORT A DATA

BADR3 + 4

PORT A may be configured as an 8-bit I/O channel.

READ/WRITE

7

6

5

4

2

3

1

0

 

 

 

 

 

 

 

 

D7

D6

D5

D4

D3

D2

D1

D0

 

 

 

 

 

 

 

 

29

Image 32
Contents Users Guide Table of Contents Table of Contents ORFN3&,$LDJUDP6 %ORFN$LDJUDP6-5 Installation Windows 95, 98 & NTUsing InstaCal DOS AND/OR Windows Testing the Installation Connector PIN Diagram Hardware ConnectionsAnalog Connections Differential Input System Grounds and Isolation Which system do you have?Systems with Common Mode ground offset Voltages Systems with Common GroundsWiring Configurations Small Common Mode VoltagesLarge Common Mode Voltages PCI-DAS1200 and signal source already have isolated grounds  Common Ground / Single-Ended InputsCommon Mode Voltage +/-10V / Single-Ended Inputs Common Mode Voltage +/-10VBoard Programming & Applications Programming LanguagesSelf-Calibration of the PCI-DAS1200 Alo g O u t BADR0 BADR1Interrupt / ADC Fifo Register Region Function OperationsInte EoaieEoacl IntclADC Channel MUX and Control Register Input Range Input Gain Measurement Resolution EOCTrigger CONTROL/STATUS Register Pacer SourceTS10 TgenFifo Mode Sample CTR ARMC0SRC XtrigCal Source Calibration RegisterDAC Channel Cal Function Dacen Mode CalenSDI DACnR10BADR2 ADC Data RegisterBADR2 + ADC Fifo Clear RegisterBADR3 ADC Pacer Clock Data and Control Registers8254A Counter 0 Data ADC Post Trigger Conversion Counter BADR3 +8254A Counter 2 Data ADC Pacer Divider Upper Base +ADC 8254 Control Register Digital I/O Data and Control RegistersDIO Control Register DIO Port B DataDIO Port C Data Index and User Counter Data and Control Registers 8254B Counter DATA-ADCPRE-TRIGGER Index Counter Or User8254B Counter 1 Data User Counter #5 8254B Counter 2 Data User Counter #6BADR3 + Ah 8254B Control Register2 DAC1 Data Register BADR41 DAC0 Data Register Electrical Specifications Analog Input SectionAnalog Output Parallel Digital Input / OutputCounter Section 82C54AEnvironmental Other SpecificationsPower consumption For Your Notes EC Declaration of Conformity