Cypress CY7C1910BV18, CY7C1314BV18, CY7C1310BV18 Power Up Sequence in QDR-II Sram, DLL Constraints

Page 19

CY7C1310BV18, CY7C1910BV18 CY7C1312BV18, CY7C1314BV18

Power Up Sequence in QDR-II SRAM

QDR-II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations.

Power Up Sequence

Apply power and drive DOFF either HIGH or LOW (all other inputs can be HIGH or LOW).

Apply VDD before VDDQ.

Apply VDDQ before VREF or at the same time as VREF.

Drive DOFF HIGH.

DLL Constraints

DLL uses K clock as its synchronizing input. The input must have low phase jitter, which is specified as tKC Var.

The DLL functions at frequencies down to 120 MHz.

If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide1024 cycles stable clock to relock to the desired clock frequency.

Provide stable DOFF (HIGH), power and clock (K, K) for 1024 cycles to lock the DLL.

Figure 3. Power Up Waveforms

~ ~

K

K

 

~ ~

 

Unstable Clock

> 1024 Stable clock

Start Normal

 

 

Operation

Clock Start (Clock Starts after VDD/ V DDQ Stable)

VDD/ VDDQ VDD/ V DDQ Stable (< +/- 0.1V DC per 50ns )

Fix High (or tie to VDDQ)

DOFF

Document #: 38-05619 Rev. *F

Page 19 of 29

[+] Feedback

Image 19
Contents Selection Guide FeaturesConfigurations Functional DescriptionLogic Block Diagram CY7C1910BV18 Logic Block Diagram CY7C1310BV18Doff Logic Block Diagram CY7C1314BV18 Logic Block Diagram CY7C1312BV18CY7C1910BV18 2M x Pin ConfigurationBall Fbga 13 x 15 x 1.4 mm Pinout CY7C1310BV18 2M xNC/72M NC/36M CY7C1312BV18 1M xWPS BWS CY7C1314BV18 512K xPin Name Pin Description Pin DefinitionsTDO for Jtag Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device Referenced with Respect toFunctional Overview Sram #1 Application ExampleProgrammable Impedance Echo ClocksComments Truth TableWrite Cycle Descriptions OperationInto the device. D359 remains unaltered Write cycle description table for CY7C1910BV18 followsWrite cycle description table for CY7C1314BV18 follows DeviceIeee 1149.1 Serial Boundary Scan Jtag Idcode State diagram for the TAP controller follows TAP Controller State DiagramTAP Electrical Characteristics TAP Controller Block DiagramTAP Timing and Test Conditions TAP AC Switching CharacteristicsRegister Name Bit Size Identification Register DefinitionsScan Register Sizes Instruction CodesBit # Bump ID Boundary Scan OrderPower Up Sequence Power Up Sequence in QDR-II SramDLL Constraints DC Electrical Characteristics Electrical CharacteristicsMaximum Ratings Input High Voltage Vref + AC Electrical CharacteristicsInput LOW Voltage Vref Document # 38-05619 Rev. *F Parameter Description Test Conditions Fbga Unit CapacitanceThermal Resistance Parameter Description Test Conditions Max UnitDLL Timing Switching CharacteristicsCypress Consortium Description 250 MHz 200 MHz 167 MHz Unit Parameter Min MaxRead/Write/Deselect Sequence 26, 27 Switching WaveformsOrdering Information 167 Ball Fbga 13 x 15 x 1.4 mm Package DiagramSYT Document HistoryNXR VKN/PYRS Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions VKN