Cypress CY7C1312BV18, CY7C1314BV18, CY7C1310BV18 manual Pin Definitions, Pin Name Pin Description

Page 6

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1310BV18, CY7C1910BV18

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1312BV18, CY7C1314BV18

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Pin Definitions

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Pin Name

IO

 

 

 

 

Pin Description

 

 

D[x:0]

Input-

Data Input Signals. Sampled on the rising edge of K and

 

clocks during valid write operations.

 

K

 

 

 

 

 

 

Synchronous

CY7C1310BV18 - D[7:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1910BV18 - D[8:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1312BV18 - D[17:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1314BV18 - D[35:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Input-

Write Port Select Active LOW. Sampled on the rising edge of the K clock. When asserted active, a

 

 

WPS

 

 

 

 

 

 

Synchronous

write operation is initiated. Deasserting deselects the write port. Deselecting the write port ignores D[x:0].

 

 

 

 

 

0,

 

Nibble Write Select 0, 1 Active LOW (CY7C1310BV18 Only). Sampled on the rising edge of the K

 

 

NWS

 

 

 

NWS1

 

and K clocks during Write operations. Used to select which nibble is written into the device during the

 

 

 

 

 

 

 

current portion of the Write operations.Nibbles not written remain unaltered. NWS0 controls D[3:0] and

 

 

 

 

 

 

 

NWS1 controls D[7:4].

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

All Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write Select

 

 

 

 

 

 

 

ignores the corresponding nibble of data and it is not written into the device.

 

 

 

 

0,

Input-

Byte Write Select 0, 1, 2 and 3 Active LOW. Sampled on the rising edge of the K and

 

 

clocks during

 

 

BWS

K

 

 

BWS1,

Synchronous

write operations. Used to select which byte is written into the device during the current portion of the write

 

 

BWS2,

 

operations. Bytes not written remain unaltered.

 

 

BWS3

 

CY7C1910BV18 BWS0

controls D[8:0]

 

 

 

 

 

 

 

CY7C1312BV18 BWS0

controls D[8:0],

BWS

 

1 controls D[17:9]

.

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1314BV18 BWS0 controls D[8:0], BWS1 controls D[17:9],BWS2 controls D[26:18] and BWS3 controls

 

 

 

 

 

 

 

D[35:27].

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select

 

 

 

 

 

 

 

ignores the corresponding byte of data and it is not written into the device.

 

 

A

Input-

Address Inputs. Sampled on the rising edge of the K (Read address) and

 

(Write address) clocks during

 

 

K

 

 

 

 

 

 

Synchronous

active read and write operations. These address inputs are multiplexed for both read and write operations.

 

 

 

 

 

 

 

Internally, the device is organized as 2M x 8 (2 arrays each of 1M x 8) for CY7C1310BV18, 2M x 9 (2

 

 

 

 

 

 

 

arrays each of 1M x 9) for CY7C1910BV18, 1M x 18 (2 arrays each of 512K x 18) for CY7C1312BV18

 

 

 

 

 

 

 

and 512K x 36 (2 arrays each of 256K x 36) for CY7C1314BV18. Therefore, only 20 address inputs are

 

 

 

 

 

 

 

needed to access the entire memory array of CY7C1310BV18 and CY7C1910BV18, 19 address inputs

 

 

 

 

 

 

 

for CY7C1312BV18 and 18 address inputs for CY7C1314BV18. These inputs are ignored when the

 

 

 

 

 

 

 

appropriate port is deselected.

 

 

Q[x:0]

Outputs-

Data Output Signals. These pins drive out the requested data during a read operation. Valid data is

 

 

 

 

 

 

Synchronous

driven out on the rising edge of both the C and C clocks during read operations, or K and K when in single

 

 

 

 

 

 

 

clock mode. When the read port is deselected, Q[x:0] are automatically tri-stated.

 

 

 

 

 

 

 

CY7C1310BV18 Q[7:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1910BV18 Q[8:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1312BV18 Q[17:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

CY7C1314BV18 Q[35:0]

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

 

Input-

Read Port Select Active LOW. Sampled on the rising edge of positive input clock (K). When active, a

 

 

RPS

 

 

 

 

 

 

Synchronous

read operation is initiated. Deasserting deselects the read port. When deselected, the pending access is

 

 

 

 

 

 

 

allowed to complete and the output drivers are automatically tri-stated following the next rising edge of

 

 

 

 

 

 

 

the C clock. Each read access consists of a burst of two sequential transfers.

 

CInput Clock Positive Input Clock for Output Data. C is used in conjunction with C to clock out the read data from the device. C and C can be used together to deskew the flight times of various devices on the board back to the controller. See Application Example on page 9 for further details.

CInput Clock Negative Input Clock for Output Data. C is used in conjunction with C to clock out the read data from the device. C and C can be used together to deskew the flight times of various devices on the board back to the controller. See Application Example on page 9 for further details.

K

Input Clock Positive Input Clock Input. The rising edge of K is used to capture synchronous inputs to the device

 

and to drive out data through Q[x:0] when in single clock mode. All accesses are initiated on the rising

 

edge of K.

KInput Clock Negative Input Clock Input. K is used to capture synchronous inputs being presented to the device and to drive out data through Q[x:0] when in single clock mode.

Document #: 38-05619 Rev. *F

Page 6 of 29

[+] Feedback

Image 6
Contents Functional Description FeaturesConfigurations Selection GuideLogic Block Diagram CY7C1310BV18 Logic Block Diagram CY7C1910BV18Doff Logic Block Diagram CY7C1312BV18 Logic Block Diagram CY7C1314BV18CY7C1310BV18 2M x Pin ConfigurationBall Fbga 13 x 15 x 1.4 mm Pinout CY7C1910BV18 2M xCY7C1314BV18 512K x CY7C1312BV18 1M xWPS BWS NC/72M NC/36MPin Definitions Pin Name Pin DescriptionReferenced with Respect to Power Supply Inputs to the Core of the DevicePower Supply Inputs for the Outputs of the Device TDO for JtagFunctional Overview Echo Clocks Application ExampleProgrammable Impedance Sram #1Operation Truth TableWrite Cycle Descriptions CommentsDevice Write cycle description table for CY7C1910BV18 followsWrite cycle description table for CY7C1314BV18 follows Into the device. D359 remains unalteredIeee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram State diagram for the TAP controller followsTAP Controller Block Diagram TAP Electrical CharacteristicsTAP AC Switching Characteristics TAP Timing and Test ConditionsInstruction Codes Identification Register DefinitionsScan Register Sizes Register Name Bit SizeBoundary Scan Order Bit # Bump IDPower Up Sequence in QDR-II Sram Power Up SequenceDLL Constraints Electrical Characteristics DC Electrical CharacteristicsMaximum Ratings AC Electrical Characteristics Input High Voltage Vref +Input LOW Voltage Vref Document # 38-05619 Rev. *F Parameter Description Test Conditions Max Unit CapacitanceThermal Resistance Parameter Description Test Conditions Fbga UnitParameter Min Max Switching CharacteristicsCypress Consortium Description 250 MHz 200 MHz 167 MHz Unit DLL TimingSwitching Waveforms Read/Write/Deselect Sequence 26, 27Ordering Information 167 Package Diagram Ball Fbga 13 x 15 x 1.4 mmDocument History SYTNXR VKN Sales, Solutions, and Legal InformationWorldwide Sales and Design Support Products PSoC Solutions VKN/PYRS