Cypress CY7C1294DV18 manual Power-Up Sequence in QDR-II Sram, Power-up Waveforms, DLL Constraints

Page 16

CY7C1292DV18

CY7C1294DV18

Power-Up Sequence in QDR-II SRAM[16]

DLL Constraints

QDR-II SRAMs must be powered up and initialized in a predefined manner to prevent undefined operations.

Power-Up Sequence

Apply power with DOFF tied HIGH (All other inputs can be HIGH or LOW)

Apply VDD before VDDQ

Apply VDDQ before VREF or at the same time as VREF

Provide stable power and clock (K, K) for 1024 cycles to lock the DLL.

Power-up Waveforms

DLL uses K clock as its synchronizing input. The input should have low phase jitter, which is specified as tKC Var.

The DLL will function at frequencies down to 80 MHz.

If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide 1024 cycles stable clock to relock to the desired clock frequency.

~ ~

K

K

 

~ ~

 

Unstable Clock

> 1024 Stable clock

Start Normal

 

 

Operation

Clock Start (Clock Starts after VDD/ V DDQ Stable)

VDD/ VDDQ VDD/ V DDQ Stable (< +/- 0.1V DC per 50ns )

DOFF

Notes:

Fix High (or tied to VDDQ)

15.It is recommended that the DOFF pin be pulled HIGH via a pull up resistor of 1Kohm.

16.During Power-Up, when the DOFF is tied HIGH, the DLL gets locked after 1024 cycles of stable clock.

Document #: 001-00350 Rev. *A

Page 16 of 23

[+] Feedback

Image 16
Contents Features ConfigurationsFunctional Description Selection GuideLogic Block Diagram CY7C1294DV18 Logic Block Diagram CY7C1292DV18Doff TMS TDI Pin Configurations Ball Fbga 13 x 15 x 1.4 mm PinoutQ34 Pin Definitions Functional Overview DLL Application Example1 Write Cycle Descriptions CY7C1292DV18 2RPS WPS BWSWrite Cycle Descriptions CY7C1294DV18 2 Ieee 1149.1 Serial Boundary Scan Jtag Idcode TAP Controller State Diagram9 EXIT2-IR UPDATE-DR UPDATE-IRTAP Controller Block Diagram Parameter Description Test Conditions Min Max UnitTAP AC Switching Characteristics Over the Operating Range13 TAP Timing and Test Conditions13Parameter Description Min Max Unit Hold TimesIdentification Register Definitions Scan Register SizesInstruction Codes Register Name Bit SizeBoundary Scan Order Bit # Bump IDPower-Up Sequence in QDR-II Sram Power-up WaveformsPower-Up Sequence DLL ConstraintsElectrical Characteristics Over the Operating Range12 Maximum RatingsOperating Range CapacitanceThermal Resistance21 AC Test Loads and WaveformsParameter Description Test Conditions Fbga Unit Test conditions follow standard test 28.51Switching Characteristics Over the Operating Range22 Set-up TimesOutput Times DLL TimingSwitching Waveforms27, 28 Read/Write/Deselect SequenceWrite Read Write NOPOrdering Information Package Diagram PIN 1 CornerECN No Issue Date Orig. Description of Change Document HistoryREV SYT