CY7C1292DV18
CY7C1294DV18
| DLL Constraints |
Power-Up Sequence
•Apply power with DOFF tied HIGH (All other inputs can be HIGH or LOW)
—Apply VDD before VDDQ
—Apply VDDQ before VREF or at the same time as VREF
•Provide stable power and clock (K, K) for 1024 cycles to lock the DLL.
Power-up Waveforms
•DLL uses K clock as its synchronizing input. The input should have low phase jitter, which is specified as tKC Var.
•The DLL will function at frequencies down to 80 MHz.
•If the input clock is unstable and the DLL is enabled, then the DLL may lock onto an incorrect frequency, causing unstable SRAM behavior. To avoid this, provide 1024 cycles stable clock to relock to the desired clock frequency.
~ ~
K
K
| ~ ~ |
|
Unstable Clock | > 1024 Stable clock | Start Normal |
|
| Operation |
Clock Start (Clock Starts after VDD/ V DDQ Stable)
VDD/ VDDQ VDD/ V DDQ Stable (< +/- 0.1V DC per 50ns )
DOFF
Notes:
Fix High (or tied to VDDQ)
15.It is recommended that the DOFF pin be pulled HIGH via a pull up resistor of 1Kohm.
16.During
Document #: | Page 16 of 23 |
[+] Feedback